Simulation Method of Ultra-Thin Silicon Wafers Warpage

被引:0
|
作者
Wu, Mei-Ling [1 ]
Wong, Wei-Jhih [1 ]
机构
[1] Natl Sun Yat Sen Univ, 70 Lienhai Rd, Kaohsiung 80424, Taiwan
关键词
backside grinding; wafer warpage; simulation;
D O I
暂无
中图分类号
O414.1 [热力学];
学科分类号
摘要
As the electronic products, such as smart phones, notebooks, and micro-control parts for vehicles, are becoming increasingly popular and their size continues do decrease, there is also a need to reduce the volume of ultra-thin silicon wafers while improving their performance. At present, backside grinding is typically used for this purpose, and requires that the wafer is placed on the chuck of a self-rotating wheel, while controlling the feed rate in order to reduce wafer thickness. Although this process is efficient and effective, it may result in subsurface damage, surface cracks, micro-cracks, warpage, and other undesirable effects. One of its main drawbacks is residual stress, which becomes more pronounced in very thin wafers, as this increases rigidity. Stoney equation is widely used to examine the residual stress and curvature radius in a silicon wafer due to the backside grinding process. However, the relationship between the residual stress generated in the wafer during the grinding process and the process parameters is rarely analyzed through simulations. This gap is addressed in the present study, whereby the finite element method (FEM) is adopted to examine the effects of different process parameters, as well as wafer thickness, on the residual stress. As dynamic simulation is adopted, this allows the process parameters to be adjusted at runtime to predict the residual stress, while Stoney's equation is employed to predict the influence of different process parameters on warpage. Based on the obtained results, the wafer warpage caused by the process can be predicted with acceptable accuracy, which can in turn be used to optimize the process parameter values to minimize wafer warpage.
引用
收藏
页码:1134 / 1138
页数:5
相关论文
共 50 条
  • [41] Warpage and mechanical strength studies of ultra thin 150mm wafers.
    Grief, MK
    Steele, JA
    [J]. NINETEENTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM - PROCEEDINGS, 1996 IEMT SYMPOSIUM, 1996, : 190 - 194
  • [42] Fabrication of ultra-thin strained silicon on insulator
    T. S. Drake
    C. Ní Chléirigh
    M. L. Lee
    A. J. Pitera
    E. A. Fitzgerald
    D. A. Antoniadis
    D. H. Anjum
    J. Li
    R. Hull
    N. Klymko
    J. L. Hoyt
    [J]. Journal of Electronic Materials, 2003, 32 : 972 - 975
  • [43] Fabrication of Ultra-thin Silicon PIN Detector
    Yu, Min
    Dong, Xianshan
    Li, Ying
    Tian, Dayu
    Wang, Jinyan
    Jin, Yufeng
    [J]. INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2011: SENSOR AND MICROMACHINED OPTICAL DEVICE TECHNOLOGIES, 2011, 8191
  • [44] Temporary bonding enables new processes requiring ultra-thin wafers
    Webb, Richard
    [J]. SOLID STATE TECHNOLOGY, 2010, 53 (02) : 10 - 12
  • [45] Ultra thin silicon films directly bonded onto silicon wafers
    Fournel, F
    Moriceau, H
    Magnea, N
    Eymery, J
    Rouvière, JL
    Rousseau, K
    Aspar, B
    [J]. MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY, 2000, 73 (1-3): : 42 - 46
  • [46] Laser assisted micro-welding of ultra-thin glass wafers
    Hevonkorpi, V.
    Lunden, H.
    Maattanen, A.
    [J]. LASER-BASED MICRO AND NANOPROCESSING X, 2016, 9736
  • [47] Tribological properties of ultra-thin ionic liquid films on single-crystal silicon wafers with functionalized surfaces
    Yu, Bo
    Zhou, Feng
    Mu, Zonggang
    Liang, Yongmin
    Liu, Weimin
    [J]. TRIBOLOGY INTERNATIONAL, 2006, 39 (09) : 879 - 887
  • [48] Ultra-Thin Silicon Wafers Fabrication and Inverted Pyramid Texturing Based on Cu-Catalyzed Chemical Etching
    Altyeb Ali Abaker Omer
    Zudong He
    Shihao Hong
    Yuanchih Chang
    Jie Yu
    Shaoyuan Li
    Wenhui Ma
    Wen Liu
    Wael El Kolaly
    Ran Chen
    [J]. Silicon, 2021, 13 : 351 - 359
  • [49] Ultra-Thin Silicon Wafers Fabrication and Inverted Pyramid Texturing Based on Cu-Catalyzed Chemical Etching
    Omer, Altyeb Ali Abaker
    He, Zudong
    Hong, Shihao
    Chang, Yuanchih
    Yu, Jie
    Li, Shaoyuan
    Ma, Wenhui
    Liu, Wen
    El Kolaly, Wael
    Chen, Ran
    [J]. SILICON, 2021, 13 (02) : 351 - 359
  • [50] AI-Assisted Package Design for Improved Warpage Control of Ultra-Thin Packages
    Selvanayagam, Cheryl
    Pham Luu Trung Duong
    Raghavan, Nagarajan
    [J]. 2020 21ST INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2020,