Integration of MOSFETs with SiGe dots as stressor material

被引:14
|
作者
Nanver, L. K. [1 ]
Jovanovic, V. [1 ,2 ]
Biasotto, C. [1 ]
Moers, J. [3 ]
Gruetzmacher, D. [3 ]
Zhang, J. J. [4 ]
Hrauda, N. [4 ]
Stoffel, M. [5 ]
Pezzoli, F. [5 ]
Schmidt, O. G. [5 ]
Miglio, L. [6 ]
Kosina, H. [7 ]
Marzegalli, A. [6 ]
Vastola, G. [6 ]
Mussler, G. [3 ]
Stangl, J. [4 ]
Bauer, G. [4 ]
van der Cingel, J. [1 ]
Bonera, E. [6 ]
机构
[1] Delft Univ Technol, DIMES, NL-2628 CT Delft, Netherlands
[2] Univ Zagreb, Zagreb 10000, Croatia
[3] Forschungszentrum Julich, D-52428 Julich, Germany
[4] Johannes Kepler Univ Linz, A-4040 Linz, Austria
[5] IFW Dresden, Inst Integrat Nanosci, D-01069 Dresden, Germany
[6] Univ Milano Bicocca, I-20126 Milan, Italy
[7] Vienna Univ Technol, Inst Microelect, Vienna, Austria
关键词
Silicon-germanium dots; Stranski-Krastanow mode; Stressor materials; MOSFET; CMOS; Excimer-laser annealing; Metal gates; Mobility enhancement; STRAIN-ENHANCED MOBILITY; GE ISLANDS; DEVICES; TRANSISTORS; SILICON; SI(001);
D O I
10.1016/j.sse.2011.01.038
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The potentials of using silicon-germanium dots as stressor material in MOSFETs are evaluated with respect to integration in today's production processes. Work is reviewed that has lead to the fabrication of the first experimental n-channel MOSFETs on SiGe dots, referred to as DotFETs, in a low-complexity, custom-made low-temperature process where the dot is preserved during the entire device processing. The SiGe dots were grown in large regular arrays in a Stranski-Krastanow (S-K) mode and used to induce biaxial tensile strain in a silicon capping-layer. The DotFETs are processed with the main gate-segment above the strained Si layer on a single dot. To prevent intermixing of the Si/SiGe/Si structure, the processing temperature is kept below 400 degrees C by using excimer-laser annealing to activate the source/drain implants that are self-aligned to a metal gate. The crystallinity of the structure is preserved throughout the processing and, compared to reference devices, an average increase in drain current up to 22.5% is obtained. The experimental results are substantiated by extensive simulations and modeling of the strain levels in capped dots and the corresponding mobility enhancement achievable with DotFETs. The concept of SiGe dots overgrown with a Si layer is also considered for use as a starting structure for silicon-on-nothing (SON) technology where the dot should be removed after the formation of the gate-stack and the strain for mobility enhancement should be preserved (and possibly increased) via the other device layers. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:75 / 83
页数:9
相关论文
共 50 条
  • [31] Design and simulation of strained Si/SiGe dual channel MOSFETs
    Goyal, Puneet
    Moon, James E.
    Kurinec, Santosh K.
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 327 - +
  • [32] Strained Si MOSFETs on relaxed SiGe platforms: performance and challenges
    Chattopadhyay, S
    Driscoll, LD
    Kwa, KSK
    Olsen, SH
    O'Neill, AG
    SOLID-STATE ELECTRONICS, 2004, 48 (08) : 1407 - 1416
  • [33] Sub-micron strained Si:SiGe heterostructure MOSFETs
    Clifton, PA
    Lavelle, SJ
    ONeill, AG
    MICROELECTRONICS JOURNAL, 1997, 28 (6-7) : 691 - 701
  • [34] SiGe virtual substrate N-channel heterojunction MOSFETs
    O'Neill, AG
    Routley, P
    Gurry, PK
    Clifton, PA
    Kemhadjian, H
    Fernandez, J
    Cullis, AG
    Benedetti, A
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 1999, 14 (09) : 784 - 789
  • [35] SiGe heterojunctions in epitaxial vertical surrounding-gate MOSFETs
    Date, CK
    Plummer, JD
    2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 36 - 37
  • [36] Singlet-triplet relaxation in SiGe/Si/SiGe double quantum dots
    Wang, L.
    Wu, M. W.
    JOURNAL OF APPLIED PHYSICS, 2011, 110 (04)
  • [37] Strained pMOSFETs with SiGe Channel and Embedded SiGe Source/Drain Stressor under Heating and Hot-Carrier Stresses
    Wang, Mu-Chun
    Peng, Min-Ru
    Ji, Liang-Ru
    Huang, Heng-Sheng
    Chen, Shuang-Yuan
    Wang, Shea-Jue
    Hsu, Hong-Wen
    Liao, Wen-Shiang
    Liu, Chuan-Hsi
    IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS 2013 (ISNE 2013), 2013,
  • [38] Hot carrier reliability of a SiGe/Si hetero-interface in SiGe/Si-hetero-MOSFETs
    Tsuchiya, T
    Murota, J
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 2120 - 2124
  • [39] Characterization of Stress Transfer from Process Induced Stressor Layer to Substrate in MOSFETs
    Thomas, R.
    Benoit, D.
    Pofelski, A.
    Clement, L.
    Morin, P.
    Cooper, D.
    Bertin, F.
    DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10, 2012, 50 (04): : 241 - 248
  • [40] The demonstration of a D-SMT stressor on Ge planer n-MOSFETs
    Liao, M-H
    Chen, P-G
    AIP ADVANCES, 2015, 5 (04)