Integration of MOSFETs with SiGe dots as stressor material

被引:14
|
作者
Nanver, L. K. [1 ]
Jovanovic, V. [1 ,2 ]
Biasotto, C. [1 ]
Moers, J. [3 ]
Gruetzmacher, D. [3 ]
Zhang, J. J. [4 ]
Hrauda, N. [4 ]
Stoffel, M. [5 ]
Pezzoli, F. [5 ]
Schmidt, O. G. [5 ]
Miglio, L. [6 ]
Kosina, H. [7 ]
Marzegalli, A. [6 ]
Vastola, G. [6 ]
Mussler, G. [3 ]
Stangl, J. [4 ]
Bauer, G. [4 ]
van der Cingel, J. [1 ]
Bonera, E. [6 ]
机构
[1] Delft Univ Technol, DIMES, NL-2628 CT Delft, Netherlands
[2] Univ Zagreb, Zagreb 10000, Croatia
[3] Forschungszentrum Julich, D-52428 Julich, Germany
[4] Johannes Kepler Univ Linz, A-4040 Linz, Austria
[5] IFW Dresden, Inst Integrat Nanosci, D-01069 Dresden, Germany
[6] Univ Milano Bicocca, I-20126 Milan, Italy
[7] Vienna Univ Technol, Inst Microelect, Vienna, Austria
关键词
Silicon-germanium dots; Stranski-Krastanow mode; Stressor materials; MOSFET; CMOS; Excimer-laser annealing; Metal gates; Mobility enhancement; STRAIN-ENHANCED MOBILITY; GE ISLANDS; DEVICES; TRANSISTORS; SILICON; SI(001);
D O I
10.1016/j.sse.2011.01.038
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The potentials of using silicon-germanium dots as stressor material in MOSFETs are evaluated with respect to integration in today's production processes. Work is reviewed that has lead to the fabrication of the first experimental n-channel MOSFETs on SiGe dots, referred to as DotFETs, in a low-complexity, custom-made low-temperature process where the dot is preserved during the entire device processing. The SiGe dots were grown in large regular arrays in a Stranski-Krastanow (S-K) mode and used to induce biaxial tensile strain in a silicon capping-layer. The DotFETs are processed with the main gate-segment above the strained Si layer on a single dot. To prevent intermixing of the Si/SiGe/Si structure, the processing temperature is kept below 400 degrees C by using excimer-laser annealing to activate the source/drain implants that are self-aligned to a metal gate. The crystallinity of the structure is preserved throughout the processing and, compared to reference devices, an average increase in drain current up to 22.5% is obtained. The experimental results are substantiated by extensive simulations and modeling of the strain levels in capped dots and the corresponding mobility enhancement achievable with DotFETs. The concept of SiGe dots overgrown with a Si layer is also considered for use as a starting structure for silicon-on-nothing (SON) technology where the dot should be removed after the formation of the gate-stack and the strain for mobility enhancement should be preserved (and possibly increased) via the other device layers. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:75 / 83
页数:9
相关论文
共 50 条
  • [21] Self-assembled SiGe dots
    Baribeau, JM
    Rowell, NL
    Lockwood, DJ
    QUANTUM SENSING AND NANOPHOTONIC DEVICES II, 2005, 5732 : 358 - 374
  • [22] Comparison of NMOSFET and PMOSFET Devices That Combine CESL Stressor and SiGe Channel
    Hsu, H. W.
    Huang, H. S.
    Lee, C. C.
    Chen, S. Y.
    Teng, H. H.
    Peng, M. R.
    Wang, M. C.
    Liu, C. H.
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (12) : 8127 - 8132
  • [23] Design and fabrication of MOSFETs with a reverse embedded SiGe (Rev. e-SiGe) structure
    Donaton, Ricardo A.
    Chidambarrao, Dureseti
    Johnson, Jeff
    Chang, Paul
    Liu, Yaocheng
    Henson, W. Kirklen
    Holt, Judson
    Li, Xi
    Li, Jinghong
    Domenicucci, Anthony
    Madan, Anita
    Rim, Ken
    Wann, Clement
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 191 - +
  • [24] Performance boost of scaled SiPMOS through novel SiGe stressor for HPCMOS
    Chanemougame, D
    Monfray, S
    Boeuf, F
    Talbot, A
    Loubet, N
    Payet, F
    Fiori, V
    Orain, S
    Leverd, F
    Delille, D
    Duriez, B
    Souifi, A
    Dutartre, D
    Skotnicki, T
    2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 180 - 181
  • [25] Characteristics and Hot-Carrier Effects of Strained pMOSFETs with SiGe Channel and Embedded SiGe Source/Drain Stressor
    Peng, Min-Ru
    Wang, Mu-Chun
    Ji, Liang-Ru
    Huang, Heng-Sheng
    Chen, Shuang-Yuan
    Wang, Shea-Jue
    Hsu, Hong-Wen
    Liao, Wen-Shiang
    PROCEEDINGS OF THE 2013 IEEE 5TH INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC), 2013, : 271 - 273
  • [26] Fabrication and integration possibilities of ultrasmall quantum dots in silicon-on-insulator material
    Tilke, A
    Blick, RH
    Lorenz, H
    JOURNAL OF APPLIED PHYSICS, 2001, 90 (02) : 942 - 946
  • [27] Numerical simulation of transconductance in Si/SiGe p-MOSFETs
    Sadovnikov, AD
    Nathan, A
    Manku, T
    SOLID-STATE ELECTRONICS, 1996, 39 (08) : 1199 - 1203
  • [28] SiGe channel p-MOSFETs scaling-down
    Andrieu, F
    Ernst, T
    Romanjek, K
    Weber, O
    Renard, C
    Hartmann, JM
    Toffoli, A
    Papon, AM
    Truche, R
    Holliger, P
    Brévard, L
    Ghibaudo, G
    Deleonibus, S
    ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 267 - 270
  • [29] Analysis of RF noise performance of Si/SiGe pseudomorphic MOSFETs
    Calvo-Gallego, Jaime
    Fobelets, Kristel
    Velazquez Perez, J. E.
    PROCEEDINGS OF THE 2009 SPANISH CONFERENCE ON ELECTRON DEVICES, 2009, : 479 - +
  • [30] Hole and electron mobility enhancement in strained SiGe vertical MOSFETs
    Chen, XD
    Liu, KC
    Ouyang, QC
    Jayanarayanan, SK
    Banerjee, SK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (09) : 1975 - 1980