A Hardware-Efficient Parallel Architecture for HEVC Deblocking Filter

被引:0
|
作者
Ayadi, Lella Aicha [1 ]
Boubakri, Wided [1 ]
Loukil, Hassen [1 ]
Masmoudi, Nouri [1 ]
机构
[1] Univ Sfax, Natl Sch Engn, Elect & Informat Technol Lab, Sfax, Tunisia
关键词
HEVC; Deblocking filter; hardware; Zynq SoC; VLSI ARCHITECTURE; HIGH-THROUGHPUT; SAO;
D O I
10.1109/ssd.2019.8893164
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The deblocking filter (DBF) constitutes an important part of the High Efficiency Video Coding (HEVC) standard. In this paper, a novel hardware architecture of the HEVC DBF is proposed for all block boundaries within a luma 32 x 32 coding block (CB) to reduce visual artifacts. The proposed hardware architecture employs a high degree of parallelism and includes pipeline structure in order to improve the throughput. Experimental results demonstrate that the proposed DBF architecture can reach a high operating clock frequency of 250 MHz and can support 3840 x 2160@50fps real-time applications on the Zynq system-on-chip (SoC).
引用
收藏
页码:669 / 673
页数:5
相关论文
共 50 条
  • [21] Hardware-Efficient Parallel FIR Digital Filter Structures For Symmetric Convolutions
    Tsao, Yu-Chi
    Choi, Ken
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2301 - 2304
  • [22] An efficient hardware architecture for H.264 adaptive deblocking filter algorithm
    Parlak, Mustafa
    Hamzaoglu, Ilker
    [J]. AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 381 - +
  • [23] Enhancing a HEVC Interpolation Filter Hardware Architecture With Efficient Adder Compressors
    Diniz, Claudio Machado
    Fonseca, Mateus Beck
    Costa, Eduardo
    Bampi, Sergio
    [J]. 2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [24] A High-Throughput Deblocking Filter VLSI Architecture for HEVC
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Tongqing
    [J]. 2015 VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2015,
  • [25] Parallel deblocking filter for HEVC on many-core processor
    Yan, Chenggang
    Zhang, Yongdong
    Dai, Feng
    Wang, Xi
    Li, Liang
    Dai, Qionghai
    [J]. ELECTRONICS LETTERS, 2014, 50 (05) : 367 - +
  • [26] A High-Throughput VLSI Architecture for Deblocking Filter in HEVC
    Shen, Weiwei
    Shang, Qing
    Shen, Sha
    Fan, Yibo
    Zeng, Xiaoyang
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 673 - 676
  • [27] Hardware-Efficient Parallel Structures for Linear-Phase FIR Digital Filter
    Tian, Jingjing
    Li, Guangjun
    Li, Qiang
    [J]. 2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 995 - 998
  • [28] Quality Assessment of Dual-Parallel Edge Deblocking Filter Architecture for HEVC/H.265
    Christopher, Prayline Rajabai
    Sathasivam, Sivanantham
    [J]. APPLIED SCIENCES-BASEL, 2022, 12 (24):
  • [29] An Efficient Real-Time Hardware Architecture for Deblocking Filter in AVS3
    Wang, Shaokang
    Huang, Xiaofeng
    Xiang, Guoqing
    Zhu, Xizhong
    Yang, Jiaojiao
    Zhang, Peng
    Jia, Huizhu
    Xie, Xiaodong
    [J]. 2023 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, ICME, 2023, : 2561 - 2566
  • [30] Hardware-Efficient 2D-DCT/IDCT Architecture for Portable HEVC-Compliant Devices
    Singhadia, Ashish
    Mamillapalli, Meghan
    Chakrabarti, Indrajit
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2020, 66 (03) : 203 - 212