Hardware-Efficient Parallel FIR Digital Filter Structures For Symmetric Convolutions

被引:0
|
作者
Tsao, Yu-Chi [1 ]
Choi, Ken [1 ]
机构
[1] IIT, Dept Elect & Comp Engn, Chicago, IL 60616 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Based on fast FIR algorithms (FFA), this paper proposes new parallel finite-impulse response (FIR) filter structures, which are beneficial to symmetric convolutions in terms of the hardware cost. The proposed parallel FIR structures exploit the inherent nature of the symmetric coefficients reducing half the number of multipliers in subfilter section at the expense of additional adders in preprocessing and postprocessing blocks. Exchanging multipliers with adders is advantageous because adders weigh much less than multiplier in terms of silicon area, and besides the overhead from the additional adders in preprocessing and postprocessing blocks stay fixed, not increasing along with the length of the FIR filter, whereas the number of reduced multipliers increases along with the length of the FIR filter. For example, for a 3-parallel 72-tap filter, the proposed structure saves 24 multipliers at the expense of 7 adders, whereas for a 3-parallel 576-tap filter, the proposed structure saves 192 multipliers at the expense of 7 adders still. Overall, the proposed parallel FIR structures can lead to significant hardware savings for symmetric coefficients from the existing FFA parallel FIR filter, especially when the length of the filter is large.
引用
收藏
页码:2301 / 2304
页数:4
相关论文
共 50 条
  • [1] Hardware-Efficient Parallel Structures for Linear-Phase FIR Digital Filter
    Tian, Jingjing
    Li, Guangjun
    Li, Qiang
    [J]. 2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 995 - 998
  • [2] Area-Efficient Parallel FIR Digital Filter Structures for Symmetric Convolutions Based on Fast FIR Algorithm
    Tsao, Yu-Chi
    Choi, Ken
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 366 - 371
  • [3] Hardware-efficient pipelined programmable FIR filter design
    Chang, TS
    Jen, CW
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2001, 148 (06): : 227 - 232
  • [4] Hardware-Efficient VLSI Implementation for 3-Parallel Linear-Phase FIR Digital Filter of Odd Length
    Tsao, Yu-Chi
    Choi, Ken
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 998 - 1001
  • [5] Hardware-Efficient Parallel FIR Filter Structure Based on Modified Cook-Toom Algorithm
    Tian, Qiaoyu
    Wang, Yinan
    Liu, Guiqing
    Liu, Xiangyu
    Diao, Jietao
    Xu, Hui
    [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 342 - 345
  • [6] A Hardware-Efficient Parallel Architecture for HEVC Deblocking Filter
    Ayadi, Lella Aicha
    Boubakri, Wided
    Loukil, Hassen
    Masmoudi, Nouri
    [J]. 2019 16TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2019, : 669 - 673
  • [7] Hardware-efficient implementation of digital FIR filter using fast first-order moment algorithm
    Cao, Li
    Liu, Jianguo
    Xiong, Jun
    Zhang, Jing
    [J]. MIPPR 2017: PARALLEL PROCESSING OF IMAGES AND OPTIMIZATION TECHNIQUES; AND MEDICAL IMAGING, 2018, 10610
  • [8] Hardware efficient fast parallel FIR filter structures based on Iterated Short Convolution
    Cheng, C
    Parhi, KK
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 361 - 364
  • [9] Hardware efficient fast parallel FIR filter structures based on iterated short convolution
    Cheng, C
    Parhi, KK
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (08) : 1492 - 1500
  • [10] Scalable Hardware Efficient Architecture for Parallel FIR Filters with Symmetric Coefficients
    Ye, Jinghao
    Yanagisawa, Masao
    Shi, Youhua
    [J]. ELECTRONICS, 2022, 11 (20)