Hardware-Efficient Parallel FIR Digital Filter Structures For Symmetric Convolutions

被引:0
|
作者
Tsao, Yu-Chi [1 ]
Choi, Ken [1 ]
机构
[1] IIT, Dept Elect & Comp Engn, Chicago, IL 60616 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Based on fast FIR algorithms (FFA), this paper proposes new parallel finite-impulse response (FIR) filter structures, which are beneficial to symmetric convolutions in terms of the hardware cost. The proposed parallel FIR structures exploit the inherent nature of the symmetric coefficients reducing half the number of multipliers in subfilter section at the expense of additional adders in preprocessing and postprocessing blocks. Exchanging multipliers with adders is advantageous because adders weigh much less than multiplier in terms of silicon area, and besides the overhead from the additional adders in preprocessing and postprocessing blocks stay fixed, not increasing along with the length of the FIR filter, whereas the number of reduced multipliers increases along with the length of the FIR filter. For example, for a 3-parallel 72-tap filter, the proposed structure saves 24 multipliers at the expense of 7 adders, whereas for a 3-parallel 576-tap filter, the proposed structure saves 192 multipliers at the expense of 7 adders still. Overall, the proposed parallel FIR structures can lead to significant hardware savings for symmetric coefficients from the existing FFA parallel FIR filter, especially when the length of the filter is large.
引用
收藏
页码:2301 / 2304
页数:4
相关论文
共 50 条
  • [41] Novel hardware-efficient design of LMS-based adaptive FIR filter utilizing Finite State Machine and Block-RAM
    Sharifi-Tehrani, Omid
    [J]. PRZEGLAD ELEKTROTECHNICZNY, 2011, 87 (07): : 240 - 244
  • [42] Hardware Implementation of Parallel FIR Filter Using Modified Distributed Arithmetic
    Das, Gourishankar
    Maity, Krishanu
    Sau, Suman
    [J]. 2ND INTERNATIONAL CONFERENCE ON DATA SCIENCE AND BUSINESS ANALYTICS (ICDSBA 2018), 2018, : 40 - 44
  • [43] Area-reduced Parallel FIR Digital Filter Structures Based on Modified Winograd Algorithm
    Pothuri, Shrividhya M.
    Palsodkar, Prachi
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 588 - 591
  • [44] Hardware-efficient phase-detection technique for digital clock and data recovery
    Zargaran-Yazd, A.
    Keikhosravy, K.
    Rashtian, H.
    Mirabbasi, S.
    [J]. ELECTRONICS LETTERS, 2013, 49 (01) : 20 - 21
  • [45] Hardware-efficient blind frequency offset estimation for digital subcarrier multiplexing signals
    Xiang, Meng
    Lv, Hong
    Fu, Songnian
    Li, Jianpin
    Xu, Ou
    Peng, Di
    Gao, Zhensen
    Wang, Yuncai
    Qin, Yuwen
    [J]. OPTICS EXPRESS, 2021, 29 (13) : 19879 - 19890
  • [46] Hardware-Efficient Phase Estimation for Digital Coherent Transmission With Star Constellation QAM
    Hoffmann, Sebastian
    Woerdehoff, Christian
    Al-Bermani, Ali
    El-Darawy, Mohamed
    Puntsri, Kidsanapong
    Rueckert, Ulrich
    Noe, Reinhold
    [J]. IEEE PHOTONICS JOURNAL, 2010, 2 (02): : 174 - 180
  • [47] Hardware-Efficient Digital Autotuning for Integrated Switched-Mode Battery Chargers
    Celikovic, Janko
    Al-Hoor, Wisam
    Kesterson, John
    Arguello, Angel Maria Gomez
    Abedinpour, Siamak
    Corradini, Luca
    Maksimovic, Dragan
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (05) : 5041 - 5057
  • [48] An efficient digital FIR filter design for 64 QAM
    Chorevas, A
    Reisis, D
    Metaxakis, E
    [J]. ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 900 - 903
  • [49] Hardware-efficient systolization of DA-based calculation of finite digital convolution
    Meher, Pramod Kumar
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (08) : 707 - 711
  • [50] PARALLEL AND MODULAR STRUCTURES FOR FIR DIGITAL-FILTERS
    SAMADI, S
    NISHIHARA, A
    FUJII, N
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1994, E77A (03) : 467 - 474