Hardware-efficient phase-detection technique for digital clock and data recovery

被引:0
|
作者
Zargaran-Yazd, A. [1 ]
Keikhosravy, K. [1 ]
Rashtian, H. [1 ]
Mirabbasi, S. [1 ]
机构
[1] Univ British Columbia, Dept Elect & Comp Engn, Vancouver, BC V5Z 1M9, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Decision threshold - Digital clocks - Frequency detection - Hardware efficiency - Phase detection technique - Proof of concept - Sampling-based - Timing information;
D O I
10.1049/el.2012.3722
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A phase-detection technique for digital clock and data recovery (CDR) in multi-Gbit/s serial links is presented. Compared to conventional sampling-based receivers, hardware efficiency at the system-level is achieved by extracting timing information from analysing the occurrence of certain patterns at the output of four comparators. The arrangement of the decision threshold and sampling time of these comparators is discussed, and the phase and frequency detection characteristic of such an arrangement is evaluated. The technique is validated through a proof-of-concept 12.5 Gbit/s CDR chip that is fabricated in 90nm CMOS.
引用
收藏
页码:20 / 21
页数:2
相关论文
共 50 条
  • [1] Hardware-Efficient Seizure Detection
    Zhu, Bingzhao
    Shoaran, Mahsa
    [J]. CONFERENCE RECORD OF THE 2019 FIFTY-THIRD ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2019, : 2040 - 2043
  • [2] A hardware-efficient DAC for direct digital synthesis
    Jensen, HT
    Galton, I
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 97 - 100
  • [3] Hardware-Efficient Phase Estimation for Digital Coherent Transmission With Star Constellation QAM
    Hoffmann, Sebastian
    Woerdehoff, Christian
    Al-Bermani, Ali
    El-Darawy, Mohamed
    Puntsri, Kidsanapong
    Rueckert, Ulrich
    Noe, Reinhold
    [J]. IEEE PHOTONICS JOURNAL, 2010, 2 (02): : 174 - 180
  • [4] Hardware-Efficient Parallel Structures for Linear-Phase FIR Digital Filter
    Tian, Jingjing
    Li, Guangjun
    Li, Qiang
    [J]. 2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 995 - 998
  • [5] Hardware-efficient technique for minimizing startup transients in Direct Form II digital filters
    Likhterov, B
    Kopeika, NS
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2003, 90 (07) : 471 - 479
  • [6] A hardware-efficient, multirate, digital channelized receiver architecture
    Zahirniak, DR
    Sharpin, DL
    Fields, TW
    [J]. IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1998, 34 (01) : 137 - 152
  • [7] A Hardware-Efficient Perturbation Method to the Digital Tent Map
    Nardo, Lucas
    Nepomuceno, Erivelton
    Munoz, Daniel
    Butusov, Denis
    Arias-Garcia, Janier
    [J]. ELECTRONICS, 2023, 12 (08)
  • [8] An eye detection technique for clock and data recovery applications
    Zhuang, Jingcheng
    Du, Qingjin
    Kwasniewski, Tad
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5159 - +
  • [9] High receiver skew-tolerant and hardware-efficient clock recovery for short-reach coherent transmission
    Tang, Jianwei
    Chen, Hao
    Cui, Sheng
    Chen, Yanan
    Dai, Longquan
    Zhou, Keji
    Liu, Deming
    [J]. OPTICS EXPRESS, 2022, 30 (15) : 27064 - 27079
  • [10] Hardware-Efficient Two-Stage Saliency Detection
    Wu, Shih-Yi
    Lin, Yu-Sheng
    Tu, Wei-Chih
    Chien, Shao-Yi
    [J]. PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2018, : 205 - 210