Performance Evaluation of Various Parameters of Network-On-Chip (NoC) for Different Topologies

被引:0
|
作者
Ansari, Abdul Quaiyum [1 ]
Ansari, Mohammad Rashid [1 ]
Khan, Mohammad Ayoub [2 ]
机构
[1] Jamia Millia Islamia, Fac Engn & Technol, Dept Elect Engn, New Delhi, India
[2] Sharda Univ, Fac Engn & Technol, Dept Comp Sci, Gr Noida, India
关键词
Network-on-Chip; NoC; Topologies; Booksim;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Network-on-Chip (NoC) is a promising approach for reducing the communication bottleneck of multicore System-on-Chip (SoC). As the number of cores are increasing on SoC due to high performance demand of the consumer electronics and processing systems like servers, the low power and low latency NoC is required. Topologies are one of the most important part of a NoC design, with considering the performance parameter as a constraint. The important parameters of networks are latency, throughput, injection rate and hop counts etc. In this paper most popular topologies performance like mesh, torus, c-mesh, fattree, are evaluated based on the above mentioned parameters. The comparative evaluation of topologies will help to explore and understand various topologies in detail which will be helpful in further developing new topologies for NoC. Booksim 2.0 simulator is used for simulation results which are given in detail.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Performance evaluation of optical network-on-chip based on MIMO system
    Mhatli, Soften
    Nsiri, Bechir
    Channoufi, Malak
    Jarajreh, Mutsam A.
    Ghanbarisabagh, Mohammad
    Tawade, Laxman
    Attia, Rabah
    [J]. OPTOELECTRONICS AND ADVANCED MATERIALS-RAPID COMMUNICATIONS, 2014, 8 (7-8): : 705 - 712
  • [32] Performance Evaluation of Reliability Aware Photonic Network-on-Chip Architectures
    Kaliraj, Pradheep Khanna
    Sieber, Patrick
    Ganguly, Amlan
    Datta, Ipshita
    Datta, Debasish
    [J]. 2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2012,
  • [33] Mathematical Performance Evaluation of Mesh Network-on-Chip for VBR flow
    Moussa, Neila
    Nasri, Farah
    Tourki, Rached
    [J]. 2014 WORLD CONGRESS ON COMPUTER APPLICATIONS AND INFORMATION SYSTEMS (WCCAIS), 2014,
  • [34] Simulation and Performance Evaluation of a Network-on-Chip Architecture based on SystemC
    Thanh-Vu Le-Van
    Xuan-Tu Tran
    Dien-Tap Ngo
    [J]. 2012 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC 2012), 2012, : 170 - 175
  • [35] DESIGN OF A MULTICAST ROUTER FOR NETWORK-ON-CHIP ARCHITECTURES WITH IRREGULAR TOPOLOGIES
    Tseng, Hsi-Che
    Ye, Zhi-Hong
    Chi, Hsin-Chou
    [J]. PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON COMPUTING & INFORMATICS, 2015, : 570 - 575
  • [36] Efficient routing in network-on-chip for 3D topologies
    Silva Junior, Luneque
    Nedjah, Nadia
    Mourelle, Luiza De Macedo
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1695 - 1712
  • [37] Transient Error Management for Partially Adaptive Router in Network-on-Chip (NoC)
    Yu, Qiaoyan
    Ampadu, Paul
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1672 - 1675
  • [38] Runtime Techniques to Mitigate Soft Errors in Network-on-Chip (NoC) Architectures
    Boraten, Travis
    Kodi, Avinash Karanth
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (03) : 682 - 695
  • [39] A variable frequency link for a power-aware network-on-chip (NoC)
    Lee, Seung Eun
    Bagherzadeh, Nader
    [J]. INTEGRATION-THE VLSI JOURNAL, 2009, 42 (04) : 479 - 485
  • [40] 3D(Dimensional)-Wired and Wireless Network-on-Chip (NoC)
    Ashokkumar, N.
    Nagarajan, P.
    Venkatramana, P.
    [J]. INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES, ICICCT 2019, 2020, 89 : 113 - 119