Performance Evaluation of Various Parameters of Network-On-Chip (NoC) for Different Topologies

被引:0
|
作者
Ansari, Abdul Quaiyum [1 ]
Ansari, Mohammad Rashid [1 ]
Khan, Mohammad Ayoub [2 ]
机构
[1] Jamia Millia Islamia, Fac Engn & Technol, Dept Elect Engn, New Delhi, India
[2] Sharda Univ, Fac Engn & Technol, Dept Comp Sci, Gr Noida, India
关键词
Network-on-Chip; NoC; Topologies; Booksim;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Network-on-Chip (NoC) is a promising approach for reducing the communication bottleneck of multicore System-on-Chip (SoC). As the number of cores are increasing on SoC due to high performance demand of the consumer electronics and processing systems like servers, the low power and low latency NoC is required. Topologies are one of the most important part of a NoC design, with considering the performance parameter as a constraint. The important parameters of networks are latency, throughput, injection rate and hop counts etc. In this paper most popular topologies performance like mesh, torus, c-mesh, fattree, are evaluated based on the above mentioned parameters. The comparative evaluation of topologies will help to explore and understand various topologies in detail which will be helpful in further developing new topologies for NoC. Booksim 2.0 simulator is used for simulation results which are given in detail.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Design of Mesh & Torus Topologies for Network-on-Chip Application
    Bhople, Sonal S.
    Gaikwad, M. A.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2014, 14 (07): : 111 - 115
  • [22] Algorithm for automated custom Network-on-Chip topologies design
    Bykov, S. O.
    [J]. PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [23] Malleable NoC: Dark Silicon Inspired Adaptable Network-on-Chip
    Bokhari, Haseeb
    Javaid, Haris
    Shafique, Muhammad
    Henkel, Joerg
    Parameswaran, Sri
    [J]. 2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1245 - 1248
  • [24] A high level power model for Network-on-Chip (NoC) router
    Lee, Seung Eun
    Bagherzadeh, Nader
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (06) : 837 - 845
  • [25] Faulty Node Detection and Correction of Route in Network-On-Chip (NoC)
    Satish, E. G.
    Ramachandra, A. C.
    [J]. INNOVATIVE DATA COMMUNICATION TECHNOLOGIES AND APPLICATION, ICIDCA 2021, 2022, 96 : 783 - 789
  • [26] Comparing the Performance Parameters of Network on Chip with Regular and Irregular Topologies
    Umamaheswari, S.
    Perinbam, J. Rajapaul
    Monisha, K.
    Ali, J. Jahir
    [J]. TRENDS IN NETWORKS AND COMMUNICATIONS, 2011, 197 : 177 - +
  • [27] Design of a performance enhanced and power reduced dual-crossbar Network-on-Chip (NoC) architecture
    Zhang, Yixuan
    Morris, Randy, Jr.
    Kodi, Avinash K.
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (02) : 110 - 118
  • [28] Performance Evaluation of Application Mapping Approaches for Network-on-Chip Designs
    Amin, Waqar
    Hussain, Fawad
    Anjum, Sheraz
    Khan, Sarzamin
    Baloch, Naveed Khan
    Nain, Zulqar
    Kim, Sung Won
    [J]. IEEE ACCESS, 2020, 8 : 63607 - 63631
  • [29] A SystemC platform for Network-on-Chip performance/power evaluation and comparison
    Gigli, Stefano
    Conti, Massimo
    [J]. PROCEEDINGS OF THE SEVENTH INTERNATIONAL WORKSHOP ON INTELLIGENT SOLUTIONS IN EMBEDDED SYSTEMS, 2009, : 63 - 69
  • [30] A Reconfiguration Technique for Area-efficient Network-on-Chip Topologies
    Logvinenko, Alexander
    Tutsch, Dietmar
    [J]. PROCEEDINGS OF THE 2011 INTERNATIONAL SYMPOSIUM ON PERFORMANCE EVALUATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS, 2011, : 259 - 264