Performance Evaluation of Various Parameters of Network-On-Chip (NoC) for Different Topologies

被引:0
|
作者
Ansari, Abdul Quaiyum [1 ]
Ansari, Mohammad Rashid [1 ]
Khan, Mohammad Ayoub [2 ]
机构
[1] Jamia Millia Islamia, Fac Engn & Technol, Dept Elect Engn, New Delhi, India
[2] Sharda Univ, Fac Engn & Technol, Dept Comp Sci, Gr Noida, India
关键词
Network-on-Chip; NoC; Topologies; Booksim;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Network-on-Chip (NoC) is a promising approach for reducing the communication bottleneck of multicore System-on-Chip (SoC). As the number of cores are increasing on SoC due to high performance demand of the consumer electronics and processing systems like servers, the low power and low latency NoC is required. Topologies are one of the most important part of a NoC design, with considering the performance parameter as a constraint. The important parameters of networks are latency, throughput, injection rate and hop counts etc. In this paper most popular topologies performance like mesh, torus, c-mesh, fattree, are evaluated based on the above mentioned parameters. The comparative evaluation of topologies will help to explore and understand various topologies in detail which will be helpful in further developing new topologies for NoC. Booksim 2.0 simulator is used for simulation results which are given in detail.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] PERFORMANCE ASSESSMENT OF DIFFERENT NETWORK-ON-CHIP TOPOLOGIES
    Reddy, Tetala Neel Kamal
    Swain, Ayas Kanta
    Singh, Jayant Kumar
    Mahapatra, Kamala Kanta
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [2] Performance Analysis of the Impact of Design Parameters to Network-on-Chip (NoC) Architecture
    Phing, Ng Yen
    Warip, M. N. Mohd
    Ehkan, Phaklen
    Zulkefli, F. W.
    Ahmad, R. Badlishah
    [J]. RECENT TRENDS IN INFORMATION AND COMMUNICATION TECHNOLOGY, 2018, 5 : 237 - 246
  • [3] VERSAL NETWORK-on-CHIP (NoC)
    Swarbrick, Ian
    Gaitonde, Dinesh
    Ahmad, Sagheer
    Jayadev, Bala
    Cuppett, Jeff
    Morshed, Abbas
    Gaide, Brian
    Arbel, Ygal
    [J]. 2019 IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS (HOTI 2019), 2019, : 13 - 17
  • [4] Explorations of Honeycomb Topologies for Network-on-Chip
    Yin, Alexander Wei
    Xu, Thomas Canhao
    Liljeberg, Pasi
    Tenhunen, Hannu
    [J]. 2009 6TH IFIP INTERNATIONAL CONFERENCE ON NETWORK AND PARALLEL COMPUTING, 2009, : 73 - 79
  • [5] Photonic Network-on-Chip (NoC) Architectures for the High Performance Computing Systems
    Sarkar, Sayani
    Pal, Shantanu
    [J]. PROCEEDINGS OF 2018 IEEE APPLIED SIGNAL PROCESSING CONFERENCE (ASPCON), 2018, : 198 - 203
  • [6] Addressing DRAM Performance Analysis Challenges for Network-on-Chip (NoC) Design
    Schirrmeister, Frank
    Jonack, Rocco
    Frank, Michael
    [J]. PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, MEMSYS 2023, 2023,
  • [7] Interconnect intellectual property for Network-on-Chip (NoC)
    Liu, J
    Zheng, LR
    Tenhunen, H
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (2-3) : 65 - 79
  • [8] Techniques for Network-on-Chip (NoC) Design and Test
    Chattopadhyay, Santanu
    [J]. 2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 16 - 17
  • [9] Performance and Energy Evaluation of Network-On-Chip Infrastructure
    Kiran
    Solanki, Kamna
    [J]. 2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 848 - 852
  • [10] Clock Boosting Router: Increasing the Performance of an Adaptive Router in Network-on-Chip (NoC)
    Lee, S. E.
    Bagherzadeh, N.
    [J]. SCIENTIA IRANICA, 2008, 15 (06) : 579 - 588