Design-for-testability for improved path delay fault coverage of critical paths

被引:4
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Eng, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA USA
关键词
D O I
10.1109/VLSI.2008.22
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The path delay fault coverage achievable for a circuit may be low even when enhanced scan is available and only, faults associated with critical paths are considered. To address this issue we describe a design-for-testability (DFT) approach that targets the critical (or longest) paths of the circuit. In a basic step of the proposed procedure, a fanout branch that is not on a longest path is disconnected from its stem, and driven from a new input in order to reduce the dependencies between off-path inputs of a target path delay fault. We present experimental results to demonstrate the increase in fault coverage of faults associated with longest paths as the number of new inputs is increased. We also discuss the implementation of the DFT approach in the context of scan design.
引用
收藏
页码:175 / +
页数:2
相关论文
共 50 条
  • [1] Low overhead design-for-testability for scan-based delay fault testing
    Yang Decai
    Chen Guangiu
    Xie Yongle
    [J]. JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2007, 18 (01) : 40 - 44
  • [3] Delay Design-for-Testability for Functional RTL Circuits
    Shaheen, Ateeq-Ur-Rehman
    Hussin, Fawnizu Azmadi
    Hamid, Nor Hisham
    [J]. 2015 7th International Conference on Information Technology and Electrical Engineering (ICITEE), 2015, : 494 - 499
  • [4] Design-for-testability to achieve complete coverage of delay faults in standard full scan circuits
    Pomeranz, I
    Reddy, SM
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2001, 47 (3-4) : 357 - 373
  • [5] Design-for-testability for path delay faults in large combinational circuits using test points
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (04) : 333 - 343
  • [6] A Hybrid Delay Design-for-Testability for Nonseparable RTL Controller-Data Path Circuits
    Shaheen, Ateeq-Ur-Rehman
    Hussin, Fawnizu Azmadi
    Hamid, Nor Hisham
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (02)
  • [7] Path delay fault testability analysis
    Sosnowski, J
    Wabia, T
    Bech, T
    [J]. IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 338 - 346
  • [8] Design-for-testability for embedded delay-locked loops
    Egan, T
    Mourad, S
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (08) : 984 - 988
  • [9] On cancelling the effects of logic sharing for improved path delay fault testability
    Pomeranz, I
    Reddy, SM
    [J]. INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 357 - 366
  • [10] Improving path delay fault testability by path removal
    Sparmann, U
    Koller, L
    [J]. 16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 200 - 208