Design-for-testability for improved path delay fault coverage of critical paths

被引:4
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Eng, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA USA
关键词
D O I
10.1109/VLSI.2008.22
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The path delay fault coverage achievable for a circuit may be low even when enhanced scan is available and only, faults associated with critical paths are considered. To address this issue we describe a design-for-testability (DFT) approach that targets the critical (or longest) paths of the circuit. In a basic step of the proposed procedure, a fanout branch that is not on a longest path is disconnected from its stem, and driven from a new input in order to reduce the dependencies between off-path inputs of a target path delay fault. We present experimental results to demonstrate the increase in fault coverage of faults associated with longest paths as the number of new inputs is increased. We also discuss the implementation of the DFT approach in the context of scan design.
引用
收藏
页码:175 / +
页数:2
相关论文
共 50 条