Electrothermal Characterization and Optimization of Monolithic 3D Complementary FET (CFET)

被引:10
|
作者
Jang, Dongwon [1 ]
Jung, Seung-Geun [1 ]
Min, Seong-Ji [1 ]
Yu, Hyun-Yong [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
关键词
Complementary FET (CFET); self-heating effect (SHE); 3D monolithic integration; TCAD; thermal resistance; time delay; figure of merit (FoM); CMOS inverter; device optimization; INTEGRATION; CONTACT;
D O I
10.1109/ACCESS.2021.3130654
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
For the first time, the electrothermal characteristics of a three-dimensional (3D) monolithic complementary FET (CFET) in DC operation as well as in AC CMOS operation were investigated with TCAD simulations. The self-heating effect (SHE) in a monolithic CFET is expected to be a critical problem given its highly compact architecture. DC analysis of the individual NFET and PFET devices revealed that increasing the channel width from 5.0 to 7.0 nm improved the thermal resistance up to 8.5% and the RC delay up to 9.6%, while greatly deteriorating the on/off ratio. AC CMOS inverter simulations of the CFET showed that reducing the NFET/PFET vertical separation from 30 to 10 nm resulted in 11.9% faster operation frequency and 3.4% reduced dynamic power loss, but 11.2% higher rise in device temperature. The clear trade-off relationships between the thermal and electrical performance factors necessitate optimization of the device dimension parameters. These findings are expected to provide critical insight for the design technology co-optimization (DTCO) in the 3-nm regime.
引用
收藏
页码:158116 / 158121
页数:6
相关论文
共 50 条
  • [1] First Monolithic Integration of 3D Complementary FET (CFET) on 300mm Wafers
    Subramanian, S.
    Hosseini, M.
    Chiarella, T.
    Sarkar, S.
    Schuddinck, P.
    Chan, B. T.
    Radisic, D.
    Mannaert, G.
    Hikavyy, A.
    Rosseel, E.
    Sebaai, F.
    Peter, A.
    Hopf, T.
    Morin, P.
    Wang, S.
    Devriendt, K.
    Batuk, D.
    Martinez, G. T.
    Veloso, A.
    Litta, E. Dentoni
    Baudot, S.
    Siew, Y. K.
    Zhou, X.
    Briggs, B.
    Capogreco, E.
    Hung, J.
    Koret, R.
    Spessot, A.
    Ryckaert, J.
    Demuynck, S.
    Horiguchi, N.
    Boemmels, J.
    2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
  • [2] 3-D Modeling of Fringe Gate Capacitance in Complementary FET (CFET)
    Yang, Xiaoqiao
    Sun, Yabin
    Liu, Ziyu
    Liu, Yun
    Li, Xiaojin
    Shi, Yanling
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (11) : 5978 - 5984
  • [3] Device Design Guidelines of 3-nm Node Complementary FET (CFET) in Perspective of Electrothermal Characteristics
    Jung, Seung-Geun
    Jang, Dongwon
    Min, Seong-Ji
    Park, Euyjin
    Yu, Hyun-Yong
    IEEE ACCESS, 2022, 10 : 41112 - 41118
  • [4] The Complementary FET (CFET) for CMOS scaling beyond N3
    Ryckaert, J.
    Schuddinck, P.
    Weckx, P.
    Bouche, G.
    Vincent, B.
    Smith, J.
    Sherazi, Y.
    Mallik, A.
    Mertens, H.
    Demuynck, S.
    Bao, Huynh T.
    Veloso, A.
    Horiguchi, N.
    Mocuta, A.
    Mocuta, D.
    Boemmels, J.
    2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2018, : 141 - 142
  • [5] Dry Etch Challenges for Patterning Middle-of-line (MOL) Contact Trench in Monolithic CFET (complementary FET)
    Sarkar, T.
    Radisic, D.
    Gonzalez, V. Vega
    Stiers, K.
    Sheng, C.
    Montero, D.
    Jenkins, H.
    Demand, M.
    Wang, P.
    Lazzarino, F.
    Horiguchi, N.
    ADVANCED ETCH TECHNOLOGY AND PROCESS INTEGRATION FOR NANOPATTERNING XIII, 2024, 12958
  • [6] Vertically Stacked Nanosheet Number Optimization Strategy for Complementary FET (CFET) Scaling Beyond 2 nm
    Li, Shixin
    Luo, Yanna
    Xu, Haoqing
    Huo, Jiali
    Di, Zhaohai
    Li, Yongliang
    Zhang, Qingzhu
    Yin, Huaxiang
    Wu, Zhenhua
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6118 - 6124
  • [7] An Optical Critical Dimension (OCD) Model Analysis on 3 nm Complementary FET (CFET) Gate Stacks
    Wang, Qi
    Wei, Yayi
    Wu, Qiang
    Li, Yanli
    Liu, Xianhe
    METROLOGY, INSPECTION, AND PROCESS CONTROL XXXVII, 2023, 12496
  • [8] TCAD-Based RF performance prediction and process optimization of 3D monolithically stacked complementary FET
    Chang, Shu-Wei
    Chou, Jia-Hon
    Lee, Wen-Hsi
    Lee, Yao-Jen
    Lu, Darsen D.
    SOLID-STATE ELECTRONICS, 2023, 201
  • [9] Performance Trade-offs in Complementary FET (CFET) Device Architectures for 3nm-node and Beyond
    Yang, Xiaoqiao
    Sun, Yabin
    Liu, Ziyu
    Shi, Yanling
    Li, Xiaojin
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [10] Heterogeneous 3D Sequential CFET with Ge (110) Nanosheet p-FET on Si (100) bulk n-FET by Direct Wafer Bonding
    Kim, Seong Kwang
    Lim, Hyeong-Rak
    Jeong, Jaejoong
    Lee, Seung Woo
    Kim, Joon Pyo
    Jeong, Jaeyoung
    Kim, Bong Ho
    Ahn, Seung-Yeop
    Park, Youngkeun
    Geum, Dae-Myoung
    Kim, Younghyun
    Baek, Yongku
    Cho, Byung Jin
    Kim, Sang Hyeon
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,