Electrothermal Characterization and Optimization of Monolithic 3D Complementary FET (CFET)

被引:10
|
作者
Jang, Dongwon [1 ]
Jung, Seung-Geun [1 ]
Min, Seong-Ji [1 ]
Yu, Hyun-Yong [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
关键词
Complementary FET (CFET); self-heating effect (SHE); 3D monolithic integration; TCAD; thermal resistance; time delay; figure of merit (FoM); CMOS inverter; device optimization; INTEGRATION; CONTACT;
D O I
10.1109/ACCESS.2021.3130654
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
For the first time, the electrothermal characteristics of a three-dimensional (3D) monolithic complementary FET (CFET) in DC operation as well as in AC CMOS operation were investigated with TCAD simulations. The self-heating effect (SHE) in a monolithic CFET is expected to be a critical problem given its highly compact architecture. DC analysis of the individual NFET and PFET devices revealed that increasing the channel width from 5.0 to 7.0 nm improved the thermal resistance up to 8.5% and the RC delay up to 9.6%, while greatly deteriorating the on/off ratio. AC CMOS inverter simulations of the CFET showed that reducing the NFET/PFET vertical separation from 30 to 10 nm resulted in 11.9% faster operation frequency and 3.4% reduced dynamic power loss, but 11.2% higher rise in device temperature. The clear trade-off relationships between the thermal and electrical performance factors necessitate optimization of the device dimension parameters. These findings are expected to provide critical insight for the design technology co-optimization (DTCO) in the 3-nm regime.
引用
收藏
页码:158116 / 158121
页数:6
相关论文
共 50 条
  • [41] M3D-ADTCO: Monolithic 3D Architecture, Design and Technology Co-Optimization for High Energy Efficient 3D IC
    Thuries, Sebastien
    Billoint, Olivier
    Choisnet, Sylvain
    Lemaire, Romain
    Vivet, Pascal
    Batude, Perrine
    Lattard, Didier
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 1740 - 1745
  • [42] Monolithic 3D Integration of High Endurance Multi-Bit Ferroelectric FET for Accelerating Compute-In-Memory
    Dutta, S.
    Ye, H.
    Chakraborty, W.
    Luo, Y-C
    San Jose, M.
    Grisafe, B.
    Khanna, A.
    Lightcap, I
    Shinde, S.
    Yu, S.
    Datta, S.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [43] First Demonstration of Heterogeneous IGZO/Si CFET Monolithic 3D Integration with Dual Workfunction Gate for Ultra Low-power SRAM and RF Applications
    Chang, S-W
    Lu, T-H
    Yang, C-Y
    Yeh, C-J
    Huang, M-K
    Meng, C-F
    Chen, P-J
    Chang, T-H
    Chang, Y-S
    Jhu, J-W
    Hong, T-Z
    Ke, C-C
    Yu, X-R
    Lu, W-H
    Baig, M. A.
    Cho, T-C
    Sung, P-J
    Su, C-J
    Hsueh, F-K
    Chen, B-Y
    Hu, H-H
    Wu, C-T
    Lin, K-L
    Ma, W. C-Y
    Lu, D-D
    Kao, K-H
    Lee, Y-J
    Lin, C-L
    Huang, K-P
    Chen, K-M
    Li, Y.
    Samukawa, S.
    Chao, T-S
    Huang, G-W
    Wu, W-F
    Lee, W-H
    Li, J-Y
    Shieh, J-M
    Tarng, J-H
    Wang, Y-H
    Yeh, W-K
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [44] Practical Process Flows for Monolithic 3D
    Or-Bach, Zvi
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [45] THERMAL MODELING OF MONOLITHIC 3D ICS
    Peng, Baoli
    Pavlidis, Vasilis F.
    Cheng, Yuanqing
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [46] GOI fabrication for Monolithic 3D integration
    Abedin, A.
    Zurauskaite, L.
    Asadollahi, A.
    Garidis, K.
    Jayakumar, G.
    Malm, B. G.
    Hellstrom, P. -E.
    Ostling, M.
    2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [47] Multilevel monolithic 3D inductors on silicon
    Son, JH
    Kim, SO
    Choi, SW
    Rho, DH
    Kim, DY
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 854 - 857
  • [48] Wafer thinning for monolithic 3D integration
    Jindal, A
    Lu, JQ
    Kwon, Y
    Rajagopalan, G
    McMahon, JJ
    Zeng, AY
    Flesher, HK
    Cale, TS
    Gutmann, RJ
    MATERIALS, TECHNOLOGY AND RELIABILITY FOR ADVANCED INTERCONNECTS AND LOW-K DIELECTRICS-2003, 2003, 766 : 21 - 26
  • [49] Designing Vertical Processors in Monolithic 3D
    Gopireddy, Bhargava
    Torrellas, Josep
    PROCEEDINGS OF THE 2019 46TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA '19), 2019, : 643 - 656
  • [50] 300 nm Pitch W2W HBI for CFET and 3D DRAM Through Module Co-optimization
    Sherwood, Tyler
    Patlolla, Raghuveer
    McIntyre, Dylan
    Sekine, Taketo
    Sreenivasan, Raghav
    Jeon, Yoocharn
    Ley, Ryan
    Probst, Gemot
    Appell, Jason
    Prakash, Amit
    Gorchichko, Masha
    Weis, Barbara
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 1968 - 1972