Electrothermal Characterization and Optimization of Monolithic 3D Complementary FET (CFET)

被引:10
|
作者
Jang, Dongwon [1 ]
Jung, Seung-Geun [1 ]
Min, Seong-Ji [1 ]
Yu, Hyun-Yong [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
关键词
Complementary FET (CFET); self-heating effect (SHE); 3D monolithic integration; TCAD; thermal resistance; time delay; figure of merit (FoM); CMOS inverter; device optimization; INTEGRATION; CONTACT;
D O I
10.1109/ACCESS.2021.3130654
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
For the first time, the electrothermal characteristics of a three-dimensional (3D) monolithic complementary FET (CFET) in DC operation as well as in AC CMOS operation were investigated with TCAD simulations. The self-heating effect (SHE) in a monolithic CFET is expected to be a critical problem given its highly compact architecture. DC analysis of the individual NFET and PFET devices revealed that increasing the channel width from 5.0 to 7.0 nm improved the thermal resistance up to 8.5% and the RC delay up to 9.6%, while greatly deteriorating the on/off ratio. AC CMOS inverter simulations of the CFET showed that reducing the NFET/PFET vertical separation from 30 to 10 nm resulted in 11.9% faster operation frequency and 3.4% reduced dynamic power loss, but 11.2% higher rise in device temperature. The clear trade-off relationships between the thermal and electrical performance factors necessitate optimization of the device dimension parameters. These findings are expected to provide critical insight for the design technology co-optimization (DTCO) in the 3-nm regime.
引用
收藏
页码:158116 / 158121
页数:6
相关论文
共 50 条
  • [21] Road to High-Performance 3D ICs: Performance Optimization Methodologies for Monolithic 3D ICs
    Chang, Kyungwook
    Pentapati, Sai
    Shim, Da Eun
    Lim, Sung Kyu
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, : 188 - 193
  • [22] Monolithic 3D integration of back-end compatible 2D material FET on Si FinFET
    Guan, Shi-Xian
    Yang, Tilo H. H.
    Yang, Chih-Hao
    Hong, Chuan-Jie
    Liang, Bor-Wei
    Simbulan, Kristan Bryan
    Chen, Jyun-Hong
    Su, Chun-Jung
    Li, Kai-Shin
    Zhong, Yuan-Liang
    Li, Lain-Jong
    Lan, Yann-Wen
    NPJ 2D MATERIALS AND APPLICATIONS, 2023, 7 (01)
  • [23] Monolithic 3D integration of back-end compatible 2D material FET on Si FinFET
    Shi-Xian Guan
    Tilo H. Yang
    Chih-Hao Yang
    Chuan-Jie Hong
    Bor-Wei Liang
    Kristan Bryan Simbulan
    Jyun-Hong Chen
    Chun-Jung Su
    Kai-Shin Li
    Yuan-Liang Zhong
    Lain-Jong Li
    Yann-Wen Lan
    npj 2D Materials and Applications, 7
  • [24] Ultra-Flexible Monolithic 3D Complementary Metal-Oxide-Semiconductor Electronics
    Zhang, Jiaona
    Wang, Wantings
    Zhu, Jiahao
    Wang, Jialiang
    Zhao, Changbin
    Zhu, Tianyu
    Ren, Qinqi
    Liu, Qi
    Qiu, Rui
    Zhang, Min
    Wang, Xinwei
    Meng, Hong
    Chang, Kuan-Chang
    Zhang, Shengdong
    Chan, Mansun
    ADVANCED FUNCTIONAL MATERIALS, 2023, 33 (48)
  • [25] Routability-Aware Pin Access Optimization for Monolithic 3D Designs
    Wang, Run-Yi
    Chang, Yao-Wen
    2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [26] A Hybrid Computing-In-Memory Architecture by Monolithic 3D Integration of BEOL CNT/IGZO-based CFET Logic and Analog RRAM
    An, Ran
    Li, Yijun
    Tang, Jianshi
    Gao, Bin
    Du, Yiwei
    Yao, Jian
    Li, Yuankun
    Sun, Wen
    Zhao, Han
    Li, Jiaming
    Qin, Qi
    Zhang, Qingtian
    Qiu, Song
    Li, Qingwen
    Li, Zhengcao
    Qian, He
    Wu, Huaqiang
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [27] Metal Layer Sharing: A Routing Optimization Technique for Monolithic 3D ICs
    Pentapati, Sai
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (09) : 1355 - 1367
  • [28] Monolithic accelerometer for 3D measurements
    Lehtonen, T
    Thurau, J
    ADVANCED MICROSYSTEMS FOR AUTOMOTIVE APPLICATIONS 2004, 2004, : 11 - 22
  • [29] Monolithic 3D integrated circuits
    Wong, Simon
    El-Gamal, Abbas
    Griffin, Peter
    Nishi, Yoshio
    Pease, Fabian
    Plummer, James
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 66 - +
  • [30] Performance & Reliability of 3D Architectures (&UPI;fet, Finfet, Ωfet)
    Laurent, A.
    Garros, X.
    Barraud, S.
    Pelloux-Prayer, J.
    Casse, M.
    Gaillard, F.
    Federspiel, X.
    Roy, D.
    Vincent, E.
    Ghibaudo, G.
    2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,