Test planning for mixed-signal SOCs with wrapped analog cores

被引:10
|
作者
Sehgal, A [1 ]
Liu, F [1 ]
Ozev, S [1 ]
Chakrabarty, K [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
关键词
D O I
10.1109/DATE.2005.303
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Many SOCs today contain both digital and analog embedded cores. Even though the test cost for such mixed-signal SOCs is significantly higher than that for digital SOCs, most prior research in this area has focused exclusively on digital cores. We propose a low-cost test development methodology for mixed-signal SOCs that allows the analog and digital cores to be tested in a unified manner, thereby minimizing the overall test cost. The analog cores in the SOC are wrapped such that they can be accessed using a digital test access mechanism (TAM). We evaluate the impact of the use of analog test wrappers on area overhead and test time. To reduce area overhead, we present an analog test wrapper optimization technique, which is then combined with TAM optimization in a cost-oriented heuristic approach for test scheduling. We also demonstrate the feasibility of using analog wrappers by presenting transistor-level simulations for an analog wrapper and a representative core. We present expert. mental results on test scheduling for an ITC'02 benchmark SOC that has been augmented with five analog cores.
引用
收藏
页码:50 / 55
页数:6
相关论文
共 50 条
  • [1] Test infrastructure design for mixed-signal SOCs with wrapped analog cores
    Sehgal, A
    Ozev, S
    Chakrabarty, K
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (03) : 292 - 304
  • [2] Speeding Up Analog Integration and Test for Mixed-Signal SoCs
    Ivanov, Andre
    [J]. IEEE DESIGN & TEST, 2015, 32 (01) : 4 - 5
  • [3] TAM optimization for mixed-signal SOCs using analog test wrappers
    Sehgal, A
    Ozev, S
    Chakrabarty, K
    [J]. ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 95 - 99
  • [4] A flexible design methodology for analog test wrappers in mixed-signal SOCs
    Sehgal, A
    Ozev, S
    Chakrabarty, K
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 137 - 142
  • [5] Test and measurement of analog and RF cores in mixed-signal SoC environment
    Rashidzadeh, Rashid
    Ahmadi, Majid
    Miller, William C.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (10) : 1855 - 1865
  • [6] Analog and mixed-signal IP cores testing
    Wong, MWT
    Ko, KY
    Lee, YS
    [J]. FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 3 - 7
  • [7] Convergent SOCs challenge mixed-signal test
    Vana, T
    Blair, D
    [J]. EE-EVALUATION ENGINEERING, 2003, 42 (01): : 24 - +
  • [8] An analog mixed-signal test controller
    AbedEl-Halin, MA
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 384 - 387
  • [9] Design-for-Test Methodologies for Current Tests in Analog/Mixed-Signal Power SOCs
    Kulovic, Kemal
    Maltabas, Samed
    Margala, Martin
    [J]. 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 1056 - 1059
  • [10] Guest Editors' Introduction: Speeding Up Analog Integration and Test for Mixed-Signal SoCs
    Parekhji, Rubin
    Butler, Kenneth M.
    Roberts, Gordon W.
    [J]. IEEE DESIGN & TEST, 2015, 32 (01) : 6 - 8