共 50 条
- [31] Investigation of interconnect design on Chip package interaction and mechanical reliability of Cu/low-k multi-layer interconnects in flip chip package PROCEEDINGS OF THE IEEE 2008 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2008, : 150 - 152
- [32] Chip-package-interaction Modeling of ultra Low-k/Copper back end of line PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 13 - +
- [35] Chip Package Interaction (CPI) Reliability of Low-k/ULK Interconnect with Lead Free Technology 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1613 - 1617
- [36] Overmolded flip chip packaging solution for large die FPGA with 65nm low-k dielectrics 2007 12TH INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES, AND INTERFACES, 2007, : 1 - 4
- [37] Challenges of Chip-to-package Interaction for 22nm Technology with Ultra Low k and Pb-free Interconnects 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 402 - 405
- [38] Ultra low-k die crack study for lead free solder bump flip-chip packaging Journal of Materials Science: Materials in Electronics, 2011, 22 : 988 - 994
- [40] An Adaptive Machine Learning Method Based on Finite Element Analysis for Ultra Low-k Chip Package Design IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (09): : 1435 - 1441