Low-power fully integrated 10-Gb/s SONET/SDH transceiver in 0.13-μm CMOS

被引:35
|
作者
Henrickson, L [1 ]
Shen, D
Nellore, U
Ellis, A
Oh, J
Wang, H
Capriglione, G
Atesoglu, A
Yang, A
Wu, P
Quadri, S
Crosbie, D
机构
[1] Agere Syst, Santa Clara, CA 95054 USA
[2] IRF Semicond, Cupertino, CA 95014 USA
[3] Marvell Semicond, Sunnyvale, CA 94089 USA
关键词
broad-band communication; CMOS integrated circuits; optical communication; phase-locked loops; SONET;
D O I
10.1109/JSSC.2003.817586
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Here, we present a low-power fully integrated 10-Gb/s transceiver in 0.13-mum CMOS. This transceiver comprises full transmit and receive functions, including 1 : 16 multiplex and demultiplex functions, high-sensitivity limiting amplifier, on-chip 10-GHz clock synthesizer, clock-data recovery, 10-GHz data and clock drivers, and an SFI-4 compliant 16-bit LVDS interface. The transceiver exceeds all SONET/SDH (OC-192/STM-64) jitter requirements with significant margin: receiver high-frequency jitter tolerance exceeds 0.3 UIpp and transmitter jitter generation is 30 mUI(pp), All functionality and specifications (core and I/O), are achieved with power dissipation of less than 1 W.
引用
收藏
页码:1595 / 1601
页数:7
相关论文
共 50 条
  • [1] A CMOS 10-Gb/s SONET transceiver
    Muthali, HS
    Thomas, TP
    Young, IA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (07) : 1026 - 1033
  • [2] A fully integrated 10-Gb/s receiver with adaptive optical dispersion equalizer in 0.13-μm CMOS
    Momtaz, Afshin
    Chung, David
    Kocaman, Namik
    Cao, Jun
    Caresosa, Mario
    Zhang, Bo
    Fujimori, Ichiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) : 872 - 880
  • [3] A divide-by-16.5 circuit for 10-Gb ethernet transceiver in 0.13-πm CMOS
    Moon, Y
    Lee, SH
    Shim, D
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1175 - 1179
  • [4] A Fully Integrated 0.13-μm CMOS 40-Gb/s Serial Link Transceiver
    Kim, Jeong-Kyoum
    Kim, Jaeha
    Kim, Gyudong
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (05) : 1510 - 1521
  • [5] A low-power 10-Gb/s 0.13-μm CMOS transmitter for OC-192/STM-64 applications
    Shim, Jae Hoon
    Byun, Sangjin
    Lee, Jyung Chan
    Kim, Kwangjoon
    Kim, Cheon Soo
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 935 - 938
  • [6] A 10-Gb/s low-power inverter-based optical receiver front-end in 0.13-μm CMOS process
    Gong, Yihong
    Chen, Qibin
    Tu, Ruiyong
    Wu, Sini
    Xie, Jin
    Sun, Qiyan
    Li, Jinghu
    Luo, Zhicong
    INTEGRATION-THE VLSI JOURNAL, 2024, 94
  • [7] A Robust 10-Gb/s Duobinary Transceiver in 0.13-μm SOI CMOS for Short-Haul Optical Networks
    Aguirre, Javier
    Bol, David
    Flandre, Denis
    Sanchez-Azqueta, Carlos
    Celma, Santiago
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2018, 65 (02) : 1518 - 1525
  • [8] A fully integrated 20-Gb/s optoelectronic transceiver implemented in a standard 0.13-μm CMOS SOI technology
    Analui, Behnam
    Guckenberger, Drew
    Kucharski, Daniel
    Narasimba, Adithyaram
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2945 - 2955
  • [9] A 40-Gb/s transceiver in 0.13-μm CMOS technology
    Kim, Jeong-Kyoum
    Kim, Jaeha
    Kim, Gyudong
    Chi, Hankyu
    Jeong, Deog-Kyoon
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 196 - +
  • [10] A 40-Gb/s transceiver in 0.13-μm CMOS technology
    Kim, Jeong-Kyoum
    Kim, Jaeha
    Kim, Gyudong
    Chi, Hankyu
    Jeong, Deog-Kyoon
    2008 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2008, : 153 - +