共 50 条
- [22] Process Challenges for Integration of Copper Interconnects with Low-k Dielectrics [J]. SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 11, 2011, 35 (04): : 687 - 699
- [23] Under bump metallurgy study on copper/low-k dielectrics for fine pitch flip chip packaging [J]. Journal of Electronic Materials, 2004, 33 : 1144 - 1155
- [24] Simulation and reliability study of Cu/Low-k devices in flip-chip packages [J]. STRESS-INDUCED PHENOMENA IN METALLIZATION, 2004, 741 : 52 - 61
- [25] Improved underfills for copper/low-k flip chip laminate packages [J]. ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2006, 231
- [26] Reliability of copper low-k interconnects [J]. MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 348 - 354
- [27] Development of organic flip chip packaging technology for nanometer silicon incorporation copper metallization and low-k dielectric [J]. 54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 347 - 351
- [28] Underfill selection for reducing Cu/low-K delamination risk flip-chip assembly [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 233 - 236
- [29] Reliability of Cu Pillar Bumps for Flip-Chip Packages with Ultra Low-k Dielectrics [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1404 - 1410
- [30] Numerical analysis on compliance and electrical behavior of multi-copper-column flip-chip interconnects for wafer-level packaging [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (02): : 343 - 353