Analysis of flip-chip packaging challenges on copper/low-k interconnects

被引:64
|
作者
Mercado, LL [1 ]
Goldberg, C
Kuo, SM
Lee, TY
Pozder, SK
机构
[1] Intel Corp, Chandler, AZ 85226 USA
[2] Motorola Inc, Tempe, AZ 85284 USA
关键词
adhesive failure; cohesive failure; copper low-k; crack driving force; flip-chip packages; increase in metal layers; interfacial delamination; last inter-layer dielectric (ILD) material; multilevel submodeling; simulation;
D O I
10.1109/TDMR.2003.821541
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An interfacial-fracture-mechanics-based simulation methodology has, been developed to study the flip-chip packaging effect on the copper/low-k structures. Multilevel submodeling techniques have been used to bridge the scale difference between the flip-chip packages and the metal/dielectric stacks. To achieve a smaller feature size and higher speed in future chips, SiO2 can be replaced with low-k dielectric material in all via and trench layers or the number of metal layers can be increased. The effect of both packaging options has been evaluated. With either option, the future flip-chip copper/low-k packages are facing higher possibilities of adhesive or cohesive failure near the low-k interface. This paper provides a quantitative evaluation of the increased risk, thus providing guidelines to the next level of low-k flip-chip packages.
引用
收藏
页码:111 / 118
页数:8
相关论文
共 50 条
  • [21] Under bump metallurgy study on copper/low-k dielectrics for fine pitch flip chip packaging
    Yoon, SW
    Kripesh, V
    Jeffery, SYJ
    Iyer, MK
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2004, 33 (10) : 1144 - 1155
  • [22] Process Challenges for Integration of Copper Interconnects with Low-k Dielectrics
    Gambino, J. P.
    [J]. SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 11, 2011, 35 (04): : 687 - 699
  • [23] Under bump metallurgy study on copper/low-k dielectrics for fine pitch flip chip packaging
    Seung Wook Yoon
    Vaidyanathan Kripesh
    Su Young Ji Jeffery
    Mahadevan K. Iyer
    [J]. Journal of Electronic Materials, 2004, 33 : 1144 - 1155
  • [24] Simulation and reliability study of Cu/Low-k devices in flip-chip packages
    Zhao, JH
    Wilkerson, B
    Uehling, T
    [J]. STRESS-INDUCED PHENOMENA IN METALLIZATION, 2004, 741 : 52 - 61
  • [25] Improved underfills for copper/low-k flip chip laminate packages
    Zhang, Jack
    Liu, Puwei
    Ji, Qing
    Shi, Gary
    Todd, Michael
    [J]. ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2006, 231
  • [26] Reliability of copper low-k interconnects
    Tokei, Zsolt
    Croes, Kristof
    Beyer, Gerald P.
    [J]. MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 348 - 354
  • [27] Development of organic flip chip packaging technology for nanometer silicon incorporation copper metallization and low-k dielectric
    Govind, A
    Ghahghahi, F
    [J]. 54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 347 - 351
  • [28] Underfill selection for reducing Cu/low-K delamination risk flip-chip assembly
    Wang, Tong Hong
    Lai, Yi-Shao
    Wang, Meng-Jen
    [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 233 - 236
  • [29] Reliability of Cu Pillar Bumps for Flip-Chip Packages with Ultra Low-k Dielectrics
    Wang, Yiwei
    Lu, Kuan H.
    Im, Jay
    Ho, Paul S.
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1404 - 1410
  • [30] Numerical analysis on compliance and electrical behavior of multi-copper-column flip-chip interconnects for wafer-level packaging
    Liao, EB
    Tay, AAO
    Ang, SS
    Feng, HH
    Nagarajan, R
    Kripesh, V
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (02): : 343 - 353