Numerical analysis on compliance and electrical behavior of multi-copper-column flip-chip interconnects for wafer-level packaging

被引:3
|
作者
Liao, EB [2 ]
Tay, AAO
Ang, SS
Feng, HH
Nagarajan, R
Kripesh, V
机构
[1] Natl Univ Singapore, Nanomicrosyst Integrat Lab, Singapore 119077, Singapore
[2] Inst Microelect, Singapore 117685, Singapore
来源
关键词
compliance; electrical parasitic; flip-chip; multi-copper-column interconnect; wafer-level packaging;
D O I
10.1109/TADVP.2005.853556
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents modeling and simulation results of a modified copper-column-based flip-chip interconnect with ultrafine pitch for wafer-level packaging, and the process and prototyping procedure are described as well. This interconnect consists of multiple copper columns which are electrically in parallel and supporting a solder bump. A simple analytical model has been developed for correlation between the interconnect geometry and the thermal fatigue life. In comparison to the conventional single-copper-column (SCC) interconnects, numerical analysis reveals that the multi-copper-column (MCC) interconnect features enhanced compliances and, hence, higher thermomechanical reliability, while the associated electrical parasitics (R, L, and C) at dc and moderate frequencies are still kept low. Parametric studies reveal the effects of geometric parameters of MCC interconnects on both compliances and electrical parasitics, which in turn facilitate design optimization for best performance. By using coplanar waveguides (CPWs) as feed lines on both chip and package substrate, a high-frequency (up to 40 GHz) S-parameter analysis is conducted to investigate the transmission characteristics of the MCC interconnects within various scenarios which combines various interconnect pitches and common chip and package substrates. An equivalent lumped circuit model is proposed and the circuit parameters (R, L, C, and G) are obtained throughout a broad frequency range. Good agreement is achieved for the transmission characteristics between the equivalent lumped circuit model and direct simulation results.
引用
收藏
页码:343 / 353
页数:11
相关论文
共 33 条
  • [1] Silicon Based Wafer-level Packaging for Flip-chip LEDs
    Chen, Dong
    Zhang, Li
    Chen, Haijie
    Tan, K. H.
    Lai, C. M.
    [J]. 2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [2] Compliance, deformation and thermal fatigue behavior of multi-copper-column interconnects
    Liao, EB
    Tay, AAO
    Ang, SST
    Feng, HH
    Nagarajan, R
    Kripesh, V
    Kumar, R
    Mahadevan, I
    [J]. PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 209 - 214
  • [3] Materials challenges for wafer-level flip chip packaging
    Ma, BD
    Tong, QK
    Zhang, E
    Kong, SH
    Savoca, A
    [J]. 50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 170 - 174
  • [4] D-Band Flip-Chip Packaging with Wafer-Level Cu-pillar Bumps
    Cao, Zhibo
    Stocchi, Matteo
    Wipf, Christian
    Lehmann, Jens
    Li, Lei
    Wipf, Selin Tolunay
    Wietstruck, Matthias
    Carta, Corrado
    Kaynak, Mehmet
    [J]. 2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,
  • [5] A Novel Method for Alignment Deviation Automatic Correction in Wafer-level Flip-chip Direct Packaging
    Guan, Junming
    Tang, Hui
    He, Sifeng
    Gao, Jian
    Chen, Xin
    Cui, Chengqiang
    [J]. 2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 551 - 555
  • [6] Analysis of flip-chip packaging challenges on copper low-k interconnects
    Mercada, LL
    Goldberg, C
    Kuo, SM
    Lee, TYT
    Pozder, S
    [J]. 53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 1784 - 1790
  • [7] Analysis of flip-chip packaging challenges on copper/low-k interconnects
    Mercado, LL
    Goldberg, C
    Kuo, SM
    Lee, TY
    Pozder, SK
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2003, 3 (04) : 111 - 118
  • [8] Wafer level packaging of a tape flip-chip chip scale packages
    Hotchkiss, G
    Amador, G
    Edwards, D
    Hundt, P
    Stark, L
    Stierman, R
    Heinen, G
    [J]. MICROELECTRONICS RELIABILITY, 2001, 41 (05) : 705 - 713
  • [9] Recent advances on a wafer-level flip chip packaging process
    Tong, Q
    Ma, B
    Zhang, E
    Savoca, A
    Nguyen, L
    Quentin, C
    Luo, S
    Li, H
    Fan, L
    Wong, CP
    [J]. 50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 101 - 106
  • [10] Effects of wetting angle and loading direction on fatigue behavior of multi-copper column flip-chip interconnects
    Liao, EB
    Tay, AAO
    Ang, SST
    Feng, HH
    Nagarajan, R
    Kripesh, V
    [J]. 6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 115 - 119