Analysis of flip-chip packaging challenges on copper/low-k interconnects

被引:64
|
作者
Mercado, LL [1 ]
Goldberg, C
Kuo, SM
Lee, TY
Pozder, SK
机构
[1] Intel Corp, Chandler, AZ 85226 USA
[2] Motorola Inc, Tempe, AZ 85284 USA
关键词
adhesive failure; cohesive failure; copper low-k; crack driving force; flip-chip packages; increase in metal layers; interfacial delamination; last inter-layer dielectric (ILD) material; multilevel submodeling; simulation;
D O I
10.1109/TDMR.2003.821541
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An interfacial-fracture-mechanics-based simulation methodology has, been developed to study the flip-chip packaging effect on the copper/low-k structures. Multilevel submodeling techniques have been used to bridge the scale difference between the flip-chip packages and the metal/dielectric stacks. To achieve a smaller feature size and higher speed in future chips, SiO2 can be replaced with low-k dielectric material in all via and trench layers or the number of metal layers can be increased. The effect of both packaging options has been evaluated. With either option, the future flip-chip copper/low-k packages are facing higher possibilities of adhesive or cohesive failure near the low-k interface. This paper provides a quantitative evaluation of the increased risk, thus providing guidelines to the next level of low-k flip-chip packages.
引用
收藏
页码:111 / 118
页数:8
相关论文
共 50 条
  • [1] Analysis of flip-chip packaging challenges on copper low-k interconnects
    Mercada, LL
    Goldberg, C
    Kuo, SM
    Lee, TYT
    Pozder, S
    [J]. 53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 1784 - 1790
  • [2] Impact of flip-chip packaging on copper/low-k structures
    Mercado, LL
    Kuo, SM
    Goldberg, C
    Frear, D
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2003, 26 (04): : 433 - 440
  • [3] Interfacial adhesion study for low-k interconnects in flip-chip packages
    Miller, MR
    Ho, PS
    [J]. 50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 1089 - 1094
  • [4] Effects of underfill materials on the reliability of low-K flip-chip packaging
    Chen, KM
    Jiang, DS
    Kao, NH
    Lai, JY
    [J]. MICROELECTRONICS RELIABILITY, 2006, 46 (01) : 155 - 163
  • [5] Dielectric integrity test for flip-chip devices with Cu/low-k interconnects
    Odegard, C
    Chiu, TC
    Hartfield, C
    Sundararaman, V
    [J]. 55th Electronic Components & Technology Conference, Vols 1 and 2, 2005 Proceedings, 2005, : 1163 - 1171
  • [6] Low-k compatible all-copper flip-chip connections
    Osborn, Tyler
    Lightsey, C. Hunter
    Kohl, Paul A.
    [J]. MICROELECTRONIC ENGINEERING, 2009, 86 (03) : 379 - 386
  • [7] Cu interconnects and low-k dielectrics, challenges for chip interconnections and packaging
    Beyne, E
    [J]. PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2003, : 221 - 223
  • [8] A systematic approach to qualification of 90 nm Low-K flip-chip packaging
    Vissa, Uday
    Butel, Nicole
    Rowatt, James
    Thielen, Casey
    McCann, Dave
    Collins, Jeff
    [J]. 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1 - +
  • [9] Stress Analysis of the Low-k Layer in a Flip-Chip Package with an Oblong Copper Pillar Bump
    Song, Cha Gyu
    Kwon, Oh Young
    Jung, Hoon Sun
    Sohn, EunSook
    Choa, Sung-Hoon
    [J]. NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2017, 9 (08) : 1139 - 1145
  • [10] Thermal stress analysis of the low-k layer in a flip-chip package
    Wang, L.
    Xu, C.
    Lin, L.
    Yang, C.
    Wang, J.
    Xiao, F.
    Zhang, W.
    [J]. MICROELECTRONIC ENGINEERING, 2016, 163 : 78 - 82