Thermal stress analysis of the low-k layer in a flip-chip package

被引:9
|
作者
Wang, L. [1 ,2 ,3 ]
Xu, C. [2 ]
Lin, L. [1 ]
Yang, C. [1 ]
Wang, J. [1 ]
Xiao, F. [1 ]
Zhang, W. [2 ,3 ]
机构
[1] Fudan Univ, Dept Mat Sci, Shanghai 200433, Peoples R China
[2] Natl Ctr Adv Packaging, Bldg D1,200 Linghu Blvd, Wuxi 214135, Jiangsu, Peoples R China
[3] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
关键词
Finite elements analysis; Reliability; Low-k layer; Chip package interaction; Dielectric crack;
D O I
10.1016/j.mee.2016.06.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The structural integrity on low-k layers is a major reliability concern on three-dimensional packaging technology. The low-k material used in dies has a reduced stiffness and adhesion strength to the barrier materials, which makes the back-end-of-line (BEOL) structure much more vulnerable to the externally applied thermal stress during the flip-chip packaging. This thermal stress can cause a serious impact on the reliability and yield of electronic components, and hence the stress optimization is required. This paper aims to create an equivalent thermal stress model to evaluate the stress conditions in different low-k layers generated during the assembly. The model has only one sub-model and is verified by the flip-chip assembly of a 40 nm technology node chip. It is shown that this thermal stress model has the potential to predict the stress variation tendency in the different BEOL layers and hence can be used for the chip packaging interaction study. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:78 / 82
页数:5
相关论文
共 50 条
  • [1] Stress Analysis of the Low-k Layer in a Flip-Chip Package with an Oblong Copper Pillar Bump
    Song, Cha Gyu
    Kwon, Oh Young
    Jung, Hoon Sun
    Sohn, EunSook
    Choa, Sung-Hoon
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2017, 9 (08) : 1139 - 1145
  • [2] Low Thermal Stress Flip-Chip Package for Ultra Low-k Die and Lead-Free Bumps
    Sawada, Yuko
    Sato, Mitsuru
    Abe, Takeshi
    Tokunaga, Muneharu
    Baba, Shinji
    Hatanaka, Yasumichi
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1775 - +
  • [3] Parametric Study of Low-k Layer Stress for a Flip-Chip Chip Size Package Using a Copper Pillar Bump
    Song, Cha Gyu
    Jung, Hoon Sun
    Sohn, EunSook
    Kang, DaeByoung
    Kim, JinYoung
    Yoon, JuHoon
    Lee, ChoonHeung
    Choa, Sung-Hoon
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2016, 8 (01) : 1 - 7
  • [4] The stress analysis and parametric studies for the low-k layers of a chip in the flip-chip process
    Lin, Lin
    Wang, Jun
    Wang, Lei
    Zhang, Wenqi
    MICROELECTRONICS RELIABILITY, 2016, 65 : 198 - 204
  • [5] Numerical Analysis and Parameter Optimization of Thermal Stress Effect for Low-K Layer Flip-Chip with Copper Pillar Bump
    Yu Huiping
    Feng Feng
    Qin Fei
    Wu Wei
    An Tong
    Chen Pei
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [6] Analysis of flip-chip packaging challenges on copper low-k interconnects
    Mercada, LL
    Goldberg, C
    Kuo, SM
    Lee, TYT
    Pozder, S
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 1784 - 1790
  • [7] Analysis of flip-chip packaging challenges on copper/low-k interconnects
    Mercado, LL
    Goldberg, C
    Kuo, SM
    Lee, TY
    Pozder, SK
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2003, 3 (04) : 111 - 118
  • [8] Underfill characterization for low-k dielectric/Cu interconnect IC flip-chip package reliability
    Tsao, PH
    Huang, C
    Lii, MJ
    Su, B
    Tsai, NS
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 767 - 769
  • [9] THERMAL STRESS-FREE PACKAGE FOR FLIP-CHIP DEVICES
    KOHARA, M
    HATTA, M
    GENJYO, H
    SHIBATA, H
    NAKATA, H
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1984, 7 (04): : 411 - 416
  • [10] Impact of flip-chip packaging on copper/low-k structures
    Mercado, LL
    Kuo, SM
    Goldberg, C
    Frear, D
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2003, 26 (04): : 433 - 440