Thermal stress analysis of the low-k layer in a flip-chip package

被引:9
|
作者
Wang, L. [1 ,2 ,3 ]
Xu, C. [2 ]
Lin, L. [1 ]
Yang, C. [1 ]
Wang, J. [1 ]
Xiao, F. [1 ]
Zhang, W. [2 ,3 ]
机构
[1] Fudan Univ, Dept Mat Sci, Shanghai 200433, Peoples R China
[2] Natl Ctr Adv Packaging, Bldg D1,200 Linghu Blvd, Wuxi 214135, Jiangsu, Peoples R China
[3] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
关键词
Finite elements analysis; Reliability; Low-k layer; Chip package interaction; Dielectric crack;
D O I
10.1016/j.mee.2016.06.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The structural integrity on low-k layers is a major reliability concern on three-dimensional packaging technology. The low-k material used in dies has a reduced stiffness and adhesion strength to the barrier materials, which makes the back-end-of-line (BEOL) structure much more vulnerable to the externally applied thermal stress during the flip-chip packaging. This thermal stress can cause a serious impact on the reliability and yield of electronic components, and hence the stress optimization is required. This paper aims to create an equivalent thermal stress model to evaluate the stress conditions in different low-k layers generated during the assembly. The model has only one sub-model and is verified by the flip-chip assembly of a 40 nm technology node chip. It is shown that this thermal stress model has the potential to predict the stress variation tendency in the different BEOL layers and hence can be used for the chip packaging interaction study. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:78 / 82
页数:5
相关论文
共 50 条
  • [21] Reliability of high-end flip-chip package with large 45nm ultra low-k die
    Bansal, Anurag
    Kang, Teck-Gyu
    Li, Yuan
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1357 - 1361
  • [22] Structural design for Cu/low-K larger die flip chip package
    Biswas, Kalyan
    Liu, Shiguo
    Zhang, Xiaowu
    Chai, T. C.
    Chong, Ser-Choong
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 237 - 242
  • [23] Chip Package Interaction and Mechanical Reliability Impact on Cu/ultra low-k Interconnects in Flip Chip Package
    Uchibori, Chihiro J.
    Zhang, Xuefeng
    Ho, Paul S.
    Nakamura, T.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1211 - +
  • [24] Investigation of interconnect design on Chip package interaction and mechanical reliability of Cu/low-k multi-layer interconnects in flip chip package
    Uchibori, Chihiro J.
    Zhang, Xuefeng
    Ho, Paul S.
    Nakamura, Tomoji
    PROCEEDINGS OF THE IEEE 2008 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2008, : 150 - 152
  • [25] LOW STRESS FLIP-CHIP PACKAGE FOR PRESSURE SENSORS OPERATING AT 500 °C
    Zeiser, R.
    Ayub, S.
    Wagner, P.
    Mueller, J.
    Henneck, S.
    Wilde, J.
    2015 TRANSDUCERS - 2015 18TH INTERNATIONAL CONFERENCE ON SOLID-STATE SENSORS, ACTUATORS AND MICROSYSTEMS (TRANSDUCERS), 2015, : 1271 - 1274
  • [26] Fundamental research of no-flow UF for low stress flip-chip package
    Kawamoto, Satomi
    Suzuki, Osamu
    Abe, Yukinari
    Yoshii, Haruyuki
    Fujiki, Tatuhiro
    Tanaka, Fumio
    Proceedings of the Seventh IEEE CPMT Conference on High Density Microsystem Design, Packaging and Failure Analysis (HDP'05), 2005, : 134 - 138
  • [27] Flip-Chip on Glass (FCOG) Package for Low Warpage
    McCann, Scott R.
    Sundaram, Venkatesh
    Tummala, Rao R.
    Sitaraman, Suresh K.
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 2189 - 2193
  • [28] Underfill selection for reducing Cu/low-K delamination risk flip-chip assembly
    Wang, Tong Hong
    Lai, Yi-Shao
    Wang, Meng-Jen
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 233 - 236
  • [29] Reliability of Cu Pillar Bumps for Flip-Chip Packages with Ultra Low-k Dielectrics
    Wang, Yiwei
    Lu, Kuan H.
    Im, Jay
    Ho, Paul S.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1404 - 1410
  • [30] Thermal contact analysis of Flip-Chip package considering microscopic contacts of double-layer thermal interface materials
    Wang, Chen
    Lin, Qiyin
    Pan, Zongkun
    Hong, Jun
    Zhou, Yicong
    APPLIED ENERGY, 2024, 356