Analysis of thermal management in the system assembly of high density chip size packages

被引:0
|
作者
Patel, CS [1 ]
Agraharam, S [1 ]
Martin, K [1 ]
Meindl, J [1 ]
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Atlanta, GA 30332 USA
关键词
wafer level package; heat transfer mechanism; thermal analysis; heat sink; system assembly;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Driven by the demand for smaller, lighter and thinner products from consumer and portable electronics, the implementation of wafer level (chip size) package technologies pose a difficult challenge to thermal management issues on the system board. This paper presents an analysis of critical thermal management issues involved in the system assembly of high density wafer level packages. The growing heat removal requirements of semiconductor integrated circuits (ICs) as projected in the International Technology Roadmap for Semiconductors (ITRS) are examined. This is followed by a brief description of compliant wafer level package (CWLP) that is used as a chip size package in our analysis. In particular, the thermal performance of the package is presented. An analytic thermal model is qualitatively and quantitatively derived to study the heat transfer properties of the system comprising of IC, CWLP, and system board. The model is further developed to study the impact of heat sink and forced air convection on thermal management. The analytic model comprises of several parameters such as thermal properties of materials, thermal path distance, heat removal methodologies, heat sink designs in terms of material and fin geometry, and forced air velocity. These parameters aid in optimizing the system design to meet heat removal requirements as projected by the ITRS. The results of the model are utilized to calculate heat removal capabilities of the system with or without heat sink and identify critical bottlenecks in the heat flow path. Optimum package and heat sink design guidelines are determined to address the heat removal needs as projected in the ITRS. Novel heat sink designs and/or high aspect ratio (500-100) fin designs have to be employed for efficient thermal management for wafer level packages.
引用
收藏
页码:32 / 39
页数:8
相关论文
共 50 条
  • [41] Thermal Measurements on Flip-chipped System-on-Chip Packages with Heat Spreader Integration
    Prieto, R.
    Colonna, J. P.
    Coudrain, P.
    Santos, C.
    Vivet, P.
    Cheramy, S.
    Campos, D.
    Farcy, A.
    Avenas, Y.
    2015 31ST ANNUAL SEMICONDUCTOR THERMAL MEASUREMENT, MODELING & MANAGEMENT SYMPOSIUM (SEMI-THERM), 2015, : 221 - 227
  • [42] Thermal management of on-chip caches through power density minimization
    Ku, JC
    Ozdemir, S
    Memik, G
    Ismail, Y
    MICRO-38: PROCEEDINGS OF THE 38TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUMN ON MICROARCHITECTURE, 2005, : 283 - 293
  • [43] Thermal management of on-chip caches through power density minimization
    Ku, Ja Chun
    Ozdemir, Serkan
    Memik, Gokhan
    Ismail, Yehea
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (05) : 592 - 604
  • [44] Thermal-mechanical coupling analysis for coupled power and thermal cycling reliability of chip-scale packages
    Lai, YS
    Wang, TH
    Lee, CC
    THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, 2005, : 539 - 544
  • [45] Two-stage multichannel liquid-metal cooling system for thermal management of high-heat-flux-density chip array
    Deng, Yueguang
    Zhang, Manman
    Jiang, Yi
    Liu, Jing
    ENERGY CONVERSION AND MANAGEMENT, 2022, 259
  • [46] Numerical Analysis of Thermal Management of On-Chip Circuits
    Ramesh Bapu, B. R.
    Kayalvizhi, S.
    Murugavalli, S.
    WIRELESS PERSONAL COMMUNICATIONS, 2021, 121 (04) : 3029 - 3040
  • [47] Numerical Analysis of Thermal Management of On-Chip Circuits
    B. R. Ramesh Bapu
    S. Kayalvizhi
    S. Murugavalli
    Wireless Personal Communications, 2021, 121 : 3029 - 3040
  • [48] Thermal stress analysis of direct chip attach electronic packaging assembly
    Pang, HLJ
    Tan, TI
    Lim, GY
    Wong, CL
    PROCEEDINGS OF THE 1997 1ST ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, 1997, : 170 - 176
  • [49] Flip chip assembly challenges using high density, thin core carriers
    Jadhav, V
    Moore, S
    Palomaki, C
    Tran, S
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 314 - 319
  • [50] A study on thermal cycling (T/C) reliability of anisotropic conductive film (ACF) flip chip assembly for thin chip-on-board (COB) packages
    Jang, Kyung-Woon
    Park, Jin-Hyoung
    Lee, Soon-Bok
    Paik, Kyung-Wook
    MICROELECTRONICS RELIABILITY, 2012, 52 (06) : 1174 - 1181