Analysis of thermal management in the system assembly of high density chip size packages

被引:0
|
作者
Patel, CS [1 ]
Agraharam, S [1 ]
Martin, K [1 ]
Meindl, J [1 ]
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Atlanta, GA 30332 USA
关键词
wafer level package; heat transfer mechanism; thermal analysis; heat sink; system assembly;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Driven by the demand for smaller, lighter and thinner products from consumer and portable electronics, the implementation of wafer level (chip size) package technologies pose a difficult challenge to thermal management issues on the system board. This paper presents an analysis of critical thermal management issues involved in the system assembly of high density wafer level packages. The growing heat removal requirements of semiconductor integrated circuits (ICs) as projected in the International Technology Roadmap for Semiconductors (ITRS) are examined. This is followed by a brief description of compliant wafer level package (CWLP) that is used as a chip size package in our analysis. In particular, the thermal performance of the package is presented. An analytic thermal model is qualitatively and quantitatively derived to study the heat transfer properties of the system comprising of IC, CWLP, and system board. The model is further developed to study the impact of heat sink and forced air convection on thermal management. The analytic model comprises of several parameters such as thermal properties of materials, thermal path distance, heat removal methodologies, heat sink designs in terms of material and fin geometry, and forced air velocity. These parameters aid in optimizing the system design to meet heat removal requirements as projected by the ITRS. The results of the model are utilized to calculate heat removal capabilities of the system with or without heat sink and identify critical bottlenecks in the heat flow path. Optimum package and heat sink design guidelines are determined to address the heat removal needs as projected in the ITRS. Novel heat sink designs and/or high aspect ratio (500-100) fin designs have to be employed for efficient thermal management for wafer level packages.
引用
收藏
页码:32 / 39
页数:8
相关论文
共 50 条
  • [31] Design, materials and process for lead-free assembly of high-density packages
    Smetana, J
    Horsley, R
    Lau, J
    Snowdon, K
    Shangguan, D
    Gleason, J
    Memis, I
    Love, D
    Dauksher, W
    Sullivan, B
    SOLDERING & SURFACE MOUNT TECHNOLOGY, 2004, 16 (01) : 53 - 62
  • [32] Thermal analysis and thermal management of high power density electric motors for aircraft electrification
    He, Qiang
    Wang, Jiwen
    Li, Kangshuai
    Wang, Xiaosen
    Xu, Zehua
    Zhang, Yanbin
    APPLIED THERMAL ENGINEERING, 2025, 260
  • [33] Application of an Angular Exposure System to Fabricate True-Chip-Size Packages for SAW Devices
    L'huillier, Barbara
    Hornung, Michael
    Toennies, Dietrich
    Jacobs, Michael
    Bauer, Christian
    Hammer, Frank
    Heuser, Thorsten
    Feiertag, Gregor
    EMPC-2011: 18TH EUROPEAN MICROELECTRONICS & PACKAGING CONFERENCE, 2011,
  • [34] Analysis and modeling verification for thermal-mechanical deformation in flip-chip packages
    Zhao, JH
    Dai, X
    Ho, PS
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 336 - 344
  • [35] Design and fabrication of thermal management materials for high performance electronic packages
    Sonuparlak, B
    Lehigh, MD
    1996 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1996, 2920 : 377 - 382
  • [36] Thin film mesh: A novel approach for noise reduction in high density and high speed single chip packages
    Ray, SK
    Hamel, H
    Stoller, H
    46TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1996 PROCEEDINGS, 1996, : 783 - 791
  • [37] THE SIMULATION OF HIGH-SPEED, HIGH-DENSITY DIGITAL INTERCONNECTS IN SINGLE CHIP PACKAGES AND MULTICHIP MODULES
    PAN, GW
    PRENTICE, JA
    ZAHN, SK
    STANISZEWSKI, AJ
    WALTERS, WL
    GILBERT, BK
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1992, 15 (04): : 465 - 477
  • [38] Analysis of flip-chip packages using high resolution moire interferometry
    Miller, MR
    Mohammed, I
    Dai, X
    Jiang, N
    Ho, PS
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 979 - 986
  • [39] Thermal and mechanical analysis of high power leds with ceramic packages
    Hu, Jianzheng
    Yang, Lianqiao
    Shin, Moo Whan
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2007, VOL 5: ELECTRONICS AND PHOTONICS, 2008, : 251 - 255
  • [40] Thermal analysis and design of high power LED packages and systems
    Kim, Lan
    Shin, Moo Whan
    SIXTH INTERNATIONAL CONFERENCE ON SOLID STATE LIGHTING, 2006, 6337