Analysis of thermal management in the system assembly of high density chip size packages

被引:0
|
作者
Patel, CS [1 ]
Agraharam, S [1 ]
Martin, K [1 ]
Meindl, J [1 ]
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Atlanta, GA 30332 USA
关键词
wafer level package; heat transfer mechanism; thermal analysis; heat sink; system assembly;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Driven by the demand for smaller, lighter and thinner products from consumer and portable electronics, the implementation of wafer level (chip size) package technologies pose a difficult challenge to thermal management issues on the system board. This paper presents an analysis of critical thermal management issues involved in the system assembly of high density wafer level packages. The growing heat removal requirements of semiconductor integrated circuits (ICs) as projected in the International Technology Roadmap for Semiconductors (ITRS) are examined. This is followed by a brief description of compliant wafer level package (CWLP) that is used as a chip size package in our analysis. In particular, the thermal performance of the package is presented. An analytic thermal model is qualitatively and quantitatively derived to study the heat transfer properties of the system comprising of IC, CWLP, and system board. The model is further developed to study the impact of heat sink and forced air convection on thermal management. The analytic model comprises of several parameters such as thermal properties of materials, thermal path distance, heat removal methodologies, heat sink designs in terms of material and fin geometry, and forced air velocity. These parameters aid in optimizing the system design to meet heat removal requirements as projected by the ITRS. The results of the model are utilized to calculate heat removal capabilities of the system with or without heat sink and identify critical bottlenecks in the heat flow path. Optimum package and heat sink design guidelines are determined to address the heat removal needs as projected in the ITRS. Novel heat sink designs and/or high aspect ratio (500-100) fin designs have to be employed for efficient thermal management for wafer level packages.
引用
收藏
页码:32 / 39
页数:8
相关论文
共 50 条
  • [21] Current Carry Capacity Characterization for High Performance System on Chip Packages
    Ying, Ng Hui
    Weng, Wong Wui
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [22] Warpage Analysis of Flip-Chip PBGA Packages Subject to Thermal Loading
    Tsai, Ming-Yi
    Chang, Hsing-Yu
    Pecht, Michael
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2009, 9 (03) : 419 - 424
  • [23] Electromigration and thermomigration behavior of flip chip solder joints in high current density packages
    Yang D.
    Chan Y.C.
    Wu B.Y.
    Pecht M.
    Journal of Materials Research, 2008, 23 (9) : 2333 - 2339
  • [24] Electromigration and thermomigration behavior of flip chip solder joints in high current density packages
    Yang, D.
    Chan, Y. C.
    Wu, B. Y.
    Pecht, M.
    JOURNAL OF MATERIALS RESEARCH, 2008, 23 (09) : 2333 - 2339
  • [25] High Density Ultra-Thin Organic Substrates for Advanced Flip Chip Packages
    Islam, Nokibul
    Tan, K. H.
    Yoon, S. W.
    Chen, Tony
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 325 - 329
  • [26] Thermal Analysis and Improvement of High Power Electronic Packages
    Wan, Zhimin
    Xu, Ling
    Zhang, Yang
    Luo, Xiaobing
    Chen, Mingxiang
    Chen, Junjie
    Liu, Sheng
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 27 - 31
  • [27] Thermal management in high-density, stacked-die, multi-chip modules
    Marinis, Thomas
    Pryputniewicz, Dariusz
    Kondolcon, Caroline
    Haley, Jason
    ADVANCED ELECTRONIC PACKAGING, 2007, 968 : 153 - +
  • [28] Co-Design/Simulation of Flip-Chip Assembly for High Voltage IGBT Packages
    Rajaguru, P.
    Bailey, C.
    Lu, H.
    Aliyu, A. M.
    Castellazzi, A.
    Pathirana, V.
    Udugampola, N.
    Trajkovic, T.
    Udrea, F.
    Mitcheson, P. D.
    Elliott, A. D. T.
    2017 23RD INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2017,
  • [29] Modeling Simplification for Thermal Mechanical Analysis of High Density Chip-to-Substrate Connections
    An, Ping Nicole
    Kohl, Paul A.
    JOURNAL OF ELECTRONIC PACKAGING, 2011, 133 (04)
  • [30] A thermal management system and prototyping for system-on-chip designs
    Chiueh, H
    Draper, J
    Choma, J
    2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 51 - 55