Analysis of the Effect of Off-chip Memory Access on the Performance of an NPU System

被引:2
|
作者
Lee, Keonjoo [1 ]
Kang, Donghyun [1 ]
Kang, Duseok [1 ]
Ha, Soonhoi [1 ]
机构
[1] Seoul Natl Univ, 1 Gwanak Ro, Seoul, South Korea
关键词
Off-chip memory access; NPU performance;
D O I
10.1109/ISQED54688.2022.9806203
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Numerous CNN accelerators, called neural processing units (NPUs), have been proposed and developed recently to accelerate CNN computation with a customized chip. To minimize the DRAM access volume, NPUs commonly have a large on-chip memory and try to reuse the fetched data from the off-chip DRAM maximally While extensive researches have been conducted to minimize the effect of off-chip DRAM access on the performance in the NPU design, little attention is paid to the detailed analysis of the off-chip DRAM access overhead on the NPU performance. In this paper, we analyze the effects of off-chip DRAM access latency on the NPU performance and how the off-chip SRAM changes the DRAM access latency based on a cycle-accurate system simulation environment.
引用
收藏
页码:13 / 18
页数:6
相关论文
共 50 条
  • [41] A heterogeneous array of off-chip interconnects for optimum mechanical and electrical performance
    Kacker, Karan
    Sokol, Thomas
    Yun, Wansuk
    Swaminathan, Madhavan
    Sitaraman, Suresh K.
    JOURNAL OF ELECTRONIC PACKAGING, 2007, 129 (04) : 460 - 468
  • [42] Single-ended coding techniques for off-chip interconnects to commodity memory
    Choudhury, Mihir
    Ringgenberg, Kyle
    Rixner, Scott
    Mohanram, Kartik
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1072 - 1077
  • [43] PageVault: Securing Off-Chip Memory using Page-Based Authentication
    Tine, Blaise-Pascal
    Yalamanchili, Sudhakar
    MEMSYS 2017: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2017, : 293 - 304
  • [44] Off-Chip Learning for Hardware Hand-Sign Recognition System
    Tamaki, Masayuki
    Hikawa, Hiroomi
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2575 - 2578
  • [45] A transient-resilient system-on-a-chip architecture with support for on-chip and off-chip TMR
    Obermaisser, R.
    Kraut, H.
    Salloum, C.
    EDCC-7: SEVENTH EUROPEAN DEPENDABLE COMPUTING CONFERENCE, PROCEEDINGS, 2008, : 123 - 134
  • [46] System level power-performance trade-offs in embedded systems using voltage and frequency scaling of off-chip buses and memory
    Puttaswamy, K
    Choi, KW
    Park, JC
    Mooney, VJ
    Chatterjee, A
    Ellervee, P
    ISSS'02: 15TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2002, : 225 - 230
  • [47] An Evaluation of an Integrated On-Chip/Off-Chip Network for High-Performance Reconfigurable Computing
    Schmidt, Andrew G.
    Kritikos, William V.
    Gao, Shanyuan
    Sass, Ron
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2012, 2012
  • [48] Chip-package co-design for high performance and reliability off-chip communications
    Shen, M
    Liu, J
    Zheng, LR
    Tenhunen, H
    PROCEEDINGS OF THE SIXTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP'04), 2004, : 31 - 36
  • [49] On-chip versus off-chip passives analysis in radio and mixed-signal system-on-package design
    Duo, XZ
    Zheng, LR
    Ismail, M
    Tenhunen, H
    PROCEEDINGS OF THE SIXTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP'04), 2004, : 109 - 116
  • [50] Statistical Analysis of Off-chip Power-Integrity for Multicore Systems
    Han, Sodam
    Moon, Sungwook
    Son, Jungil
    Nam, Seungki
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 991 - 995