Analysis of the Effect of Off-chip Memory Access on the Performance of an NPU System

被引:2
|
作者
Lee, Keonjoo [1 ]
Kang, Donghyun [1 ]
Kang, Duseok [1 ]
Ha, Soonhoi [1 ]
机构
[1] Seoul Natl Univ, 1 Gwanak Ro, Seoul, South Korea
关键词
Off-chip memory access; NPU performance;
D O I
10.1109/ISQED54688.2022.9806203
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Numerous CNN accelerators, called neural processing units (NPUs), have been proposed and developed recently to accelerate CNN computation with a customized chip. To minimize the DRAM access volume, NPUs commonly have a large on-chip memory and try to reuse the fetched data from the off-chip DRAM maximally While extensive researches have been conducted to minimize the effect of off-chip DRAM access on the performance in the NPU design, little attention is paid to the detailed analysis of the off-chip DRAM access overhead on the NPU performance. In this paper, we analyze the effects of off-chip DRAM access latency on the NPU performance and how the off-chip SRAM changes the DRAM access latency based on a cycle-accurate system simulation environment.
引用
收藏
页码:13 / 18
页数:6
相关论文
共 50 条
  • [31] A high security and efficiency protection of confidentiality and integrity for off-chip memory
    Yang Su
    Jun-Wei Shen
    Min-Qing Zhang
    Journal of Ambient Intelligence and Humanized Computing, 2019, 10 : 2633 - 2643
  • [32] SmartShuttle: Optimizing Off-Chip Memory Accesses for Deep Learning Accelerators
    Li, Jiajun
    Yan, Guihai
    Lu, Wenyan
    Jiang, Shuhao
    Gong, Shijun
    Wu, Jingya
    Li, Xiaowei
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 343 - 348
  • [33] Operating frequency trends for high performance off-chip buses
    Katopis, George A.
    IEEE Topical Meeting on Electrical Performance of Electronic Packaging, 1999, : 37 - 41
  • [34] Centaur: Hybrid Processing in On/Off-chip Memory Architecture for Graph Analytics
    Addisie, Abraham
    Bertacco, Valeria
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [35] Flex Memory: Exploiting and Managing Abundant Off-Chip Optical Bandwidth
    Wang, Ying
    Zhang, Lei
    Han, Yinhe
    Li, Huawei
    Li, Xiaowei
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 968 - 973
  • [36] Dynamic Power Management of Off-Chip Links for Hybrid Memory Cubes
    Ahn, Junwhan
    Yoo, Sungjoo
    Choi, Kiyoung
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [37] A high security and efficiency protection of confidentiality and integrity for off-chip memory
    Su, Yang
    Shen, Jun-Wei
    Zhang, Min-Qing
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2019, 10 (07) : 2633 - 2643
  • [38] Compile Time Modeling of Off-Chip Memory Bandwidth for Parallel Loops
    Tolubaeva, Munara
    Yan, Yonghong
    Chapman, Barbara
    LANGUAGES AND COMPILERS FOR PARALLEL COMPUTING, LCPC 2013, 2014, 8664 : 292 - 306
  • [39] VLSI PERFORMANCE COMPENSATION FOR OFF-CHIP DRIVERS AND CLOCK GENERATION
    COX, DT
    GUERTIN, DL
    JOHNSON, CL
    RUDOLPH, BG
    WILLIAMS, RR
    PIRO, RA
    STOUT, DW
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 377 - 380
  • [40] Comparative Analysis of Various Off-Chip Bus Encoding Techniques
    Karthik, A.
    Yellampalli, Siva
    2015 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2015,