Comparative Analysis of Various Off-Chip Bus Encoding Techniques

被引:0
|
作者
Karthik, A. [1 ]
Yellampalli, Siva [1 ]
机构
[1] UTL Technol Ltd, VTU Ext Ctr, Bangalore, Karnataka, India
关键词
Bus Inversion Encoder (BIE); Distributed Bus Inversion Encoder (DBIE); Binary to Gray (B2G); Most Significant Bit Reference (MSB Ref); Middle Bit Reference (Mi Bit Ref); Modified Bit Reference (Mo Bit Ref);
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the number of transistors in the chip has reached 2 billion, the power dissipation becomes the bottleneck in chip design, as power increases, the thermal dissipation also increases which in turn reduces the reliability of the chip and increases the packaging cost. Nowadays various power reduction techniques are adopted to target the power. Bus encoding technique is one among which reduces the dynamic power by reducing the switching activity in off chip wires. Various algorithms for bus encoding are proposed, this paper compares the different bus encoding scheme in terms of area, timing overhead and efficiency of power reduction and switching activity reduction.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Hierarchical value cache encoding for off-chip data bus
    Lin, Chung-Hsiang
    Yang, Chia-Lin
    King, Ku-Jei
    ISLPED '06: Proceedings of the 2006 International Symposium on Low Power Electronics and Design, 2006, : 143 - 146
  • [2] Energy-Efficient Encoding Techniques for Off-Chip Data Buses
    Suresh, Dinesh C.
    Agrawal, Banit
    Yang, Jun
    Najjar, Walid
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2009, 8 (02)
  • [3] Off-chip bus power minimization using serialization with cache-based encoding
    Mohammad, Khader
    Kabeer, Ahsan
    Taha, Tarek M.
    Owaida, Muhsen
    Washha, Mandi
    MICROELECTRONICS JOURNAL, 2016, 54 : 138 - 149
  • [4] Bus stuttering TB An encoding technique to reduce inductive noise in off-chip data transmission
    LaMeres, Brock J.
    Khatri, Suml P.
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 520 - +
  • [5] Adaptive Bus Encoding for Transition Reduction on Off-Chip Buses With Dynamically Varying Switching Characteristics
    Sarkar, Sumantra
    Biswas, Ayan
    Dhar, Anindya Sundar
    Rao, Rahul M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (11) : 3057 - 3066
  • [6] A tunable bus encoder for off-chip data buses
    Suresh, DC
    Agrawal, B
    Najjar, W
    Yang, J
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 319 - 322
  • [7] An Off-Chip Attack on Hardware Enclaves via the Memory Bus
    Lee, Dayeol
    Jung, Dongha
    Fang, Ian T.
    Tsai, Chia-Che
    Popa, Raluca Ada
    PROCEEDINGS OF THE 29TH USENIX SECURITY SYMPOSIUM, 2020, : 487 - 504
  • [8] An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge
    Song, Jaehoon
    Yi, Hyunbean
    Han, Juhee
    Park, Sungju
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (03) : 554 - 565
  • [9] Theoretical and experimental analysis of an off-chip microgripper
    Fraser, Jonathan
    Hubbard, Ted
    Kujath, Marek
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2006, 31 (02): : 77 - 84
  • [10] Optimal memoryless encoding for low power off-chip data buses
    Chee, Yeow Meng
    Colbourn, Charles J.
    Ling, Alan C. H.
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 537 - +