Comparative Analysis of Various Off-Chip Bus Encoding Techniques

被引:0
|
作者
Karthik, A. [1 ]
Yellampalli, Siva [1 ]
机构
[1] UTL Technol Ltd, VTU Ext Ctr, Bangalore, Karnataka, India
关键词
Bus Inversion Encoder (BIE); Distributed Bus Inversion Encoder (DBIE); Binary to Gray (B2G); Most Significant Bit Reference (MSB Ref); Middle Bit Reference (Mi Bit Ref); Modified Bit Reference (Mo Bit Ref);
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the number of transistors in the chip has reached 2 billion, the power dissipation becomes the bottleneck in chip design, as power increases, the thermal dissipation also increases which in turn reduces the reliability of the chip and increases the packaging cost. Nowadays various power reduction techniques are adopted to target the power. Bus encoding technique is one among which reduces the dynamic power by reducing the switching activity in off chip wires. Various algorithms for bus encoding are proposed, this paper compares the different bus encoding scheme in terms of area, timing overhead and efficiency of power reduction and switching activity reduction.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Comparison of on-chip and off-chip microfluidic kinase assay formats
    Dunne, J
    Reardon, H
    Trinh, V
    Li, E
    Farinas, J
    ASSAY AND DRUG DEVELOPMENT TECHNOLOGIES, 2004, 2 (02) : 121 - 129
  • [42] Modeling and electrical analysis of seamless high off-chip connectivity (SHOCC) interconnects
    Afonso, S
    Schaper, LW
    Parkerson, JP
    Brown, WD
    Ang, SS
    Naseem, HA
    1999 INTERNATIONAL CONFERENCE ON HIGH DENSITY PACKAGING AND MCMS, PROCEEDINGS, 1999, 3830 : 327 - 331
  • [43] Guaranteeing on- and off-chip communication in embedded systems
    Timmer, AH
    Harmsze, FJ
    Leijten, JAJ
    Strik, MTJ
    van Meerbergen, JL
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '99, PROCEEDINGS, 1999, : 93 - 98
  • [44] Modeling and electrical analysis of seamless high off-chip connectivity (SHOCC) interconnects
    Afonso, S
    Schaper, LW
    Parkerson, JP
    Brown, WD
    Ang, SS
    Naseem, HA
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 1999, 22 (03): : 309 - 320
  • [45] Off-Chip Memory Allocation for Neural Processing Units
    Kvochko, Andrey
    Maltsev, Evgenii
    Balyshev, Artem
    Malakhov, Stanislav
    Efimov, Alexander
    IEEE ACCESS, 2024, 12 : 9931 - 9939
  • [46] An off-chip antenna for mm-wave applications
    Enayati, Amin
    De Raedt, Walter
    Vandenbosch, Guy A. E.
    2013 7TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION (EUCAP), 2013, : 332 - 335
  • [47] Using conduction modes basis functions for efficient electromagnetic analysis of on-chip and off-chip interconnect
    Daniel, L
    Sangiovanni-Vincentelli, A
    White, J
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 563 - 566
  • [48] IOCIMU -: An integrated off-chip IDDQ measurement unit
    Svajda, M
    Straka, B
    Manhaeve, H
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 959 - 960
  • [49] Exploring Wireless Technology for Off-Chip Memory Access
    Sikder, Md Ashif I.
    DiTomaso, Dominic
    Kodi, Avinash
    Kaya, Savas
    Rayess, William
    Matolak, David
    2016 IEEE 24TH ANNUAL SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS (HOTI), 2016, : 92 - 99
  • [50] IMPROVED PERFORMANCE CMOS OFF-CHIP DRIVER.
    Anon
    IBM technical disclosure bulletin, 1986, 28 (09): : 3970 - 3971