Statistical Analysis of Off-chip Power-Integrity for Multicore Systems

被引:0
|
作者
Han, Sodam [1 ]
Moon, Sungwook [1 ]
Son, Jungil [1 ]
Nam, Seungki [1 ]
机构
[1] Samsung Elect Co Ltd, Foundry Business, Hwaseong Si, South Korea
关键词
System PDN; Power Integrity; Off-chip PI; HPC; Multi core; Statistical analysis;
D O I
10.1109/ECTC51909.2023.00169
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work suggests a statistical off-chip PI analysis approach for multicore systems to enable effective elimination of inherent pessimism of the conventional worst-case PI analysis. The proposed approach aims to investigate the probability distribution of voltage drops by generating and using random-delay scenarios of multiple cores as follows. First, the proposed approach generates a random-delay scenario of multiple cores by using a given one-core current scenario, under the assumption that the multiple cores in a system work in the same operation but not in a synchronous mode. In order to get a random-delay scenario, the proposed approach generates and applies random delays to the given current scenario for all cores. Next, the delayed current scenarios for all cores are combined at the bump. The accumulated current scenario represents asynchronous operations of multiple cores. After generating the scenario, a voltage drop at a bump is calculated by applying the generated random-delay scenario. This procedure is repeated until the amount of data are sufficiently collected to generate the reliable probability distribution of voltage drops. In the experimental study with 5,000 random-delay scenarios, we found that 3-sigma level of voltage drops is 8.6 % smaller than the required voltage drop specification, while the voltage drop of the worst-case scenario is 23.2 % larger than the voltage drop specification. Therefore, the results indicate that it is necessary to adjust the design cost more efficiently according to the statistical PI analysis.
引用
收藏
页码:991 / 995
页数:5
相关论文
共 50 条
  • [1] Alleviate Chip Pin Constraint for Multicore Processor by On/Off-Chip Power Delivery System Codesign
    Wang, Xuan
    Xu, Jiang
    Wang, Zhe
    Li, Haoran
    Wang, Zhehui
    Yang, Peng
    Duong, Luan H. K.
    Maeda, Rafael K. V.
    Wang, Zhifei
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (02)
  • [2] Perils of Power Prediction in Early Power-Integrity Analysis
    Arun, Abhishek
    Stelmach, Shane
    Venkatasubramanian, Rama
    Flores, Jose
    Jitlal, Colin
    Cano, Frank
    2014 IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (IEEE DCAS 2014), 2014,
  • [3] A power reduction method for off-chip interconnects
    Devisch, F
    Stiens, J
    Vounckx, R
    Kuijk, M
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 265 - 268
  • [4] A Processor Power Management Scheme for Handheld Systems Considering Off-Chip Contributions
    Choi, Jinuk
    Cha, Hojung
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2010, 6 (03) : 255 - 264
  • [5] Off-Chip Memory Encryption and Integrity Protection Based on AES-GCM in Embedded Systems
    Liu, Zhenglin
    Zhu, Qingchun
    Li, Dongfang
    Zou, Xuecheng
    IEEE DESIGN & TEST, 2013, 30 (05) : 54 - 62
  • [6] A high security and efficiency protection of confidentiality and integrity for off-chip memory
    Yang Su
    Jun-Wei Shen
    Min-Qing Zhang
    Journal of Ambient Intelligence and Humanized Computing, 2019, 10 : 2633 - 2643
  • [7] IVEC: Off-Chip Memory Integrity Protection for Both Security and Reliability
    Huang, Ruirui
    Suh, G. Edward
    ISCA 2010: THE 37TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2010, : 395 - 406
  • [8] A high security and efficiency protection of confidentiality and integrity for off-chip memory
    Su, Yang
    Shen, Jun-Wei
    Zhang, Min-Qing
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2019, 10 (07) : 2633 - 2643
  • [9] Theoretical and experimental analysis of an off-chip microgripper
    Fraser, Jonathan
    Hubbard, Ted
    Kujath, Marek
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2006, 31 (02): : 77 - 84
  • [10] Guaranteeing on- and off-chip communication in embedded systems
    Timmer, AH
    Harmsze, FJ
    Leijten, JAJ
    Strik, MTJ
    van Meerbergen, JL
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '99, PROCEEDINGS, 1999, : 93 - 98