Statistical Analysis of Off-chip Power-Integrity for Multicore Systems

被引:0
|
作者
Han, Sodam [1 ]
Moon, Sungwook [1 ]
Son, Jungil [1 ]
Nam, Seungki [1 ]
机构
[1] Samsung Elect Co Ltd, Foundry Business, Hwaseong Si, South Korea
关键词
System PDN; Power Integrity; Off-chip PI; HPC; Multi core; Statistical analysis;
D O I
10.1109/ECTC51909.2023.00169
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work suggests a statistical off-chip PI analysis approach for multicore systems to enable effective elimination of inherent pessimism of the conventional worst-case PI analysis. The proposed approach aims to investigate the probability distribution of voltage drops by generating and using random-delay scenarios of multiple cores as follows. First, the proposed approach generates a random-delay scenario of multiple cores by using a given one-core current scenario, under the assumption that the multiple cores in a system work in the same operation but not in a synchronous mode. In order to get a random-delay scenario, the proposed approach generates and applies random delays to the given current scenario for all cores. Next, the delayed current scenarios for all cores are combined at the bump. The accumulated current scenario represents asynchronous operations of multiple cores. After generating the scenario, a voltage drop at a bump is calculated by applying the generated random-delay scenario. This procedure is repeated until the amount of data are sufficiently collected to generate the reliable probability distribution of voltage drops. In the experimental study with 5,000 random-delay scenarios, we found that 3-sigma level of voltage drops is 8.6 % smaller than the required voltage drop specification, while the voltage drop of the worst-case scenario is 23.2 % larger than the voltage drop specification. Therefore, the results indicate that it is necessary to adjust the design cost more efficiently according to the statistical PI analysis.
引用
收藏
页码:991 / 995
页数:5
相关论文
共 50 条
  • [31] Controlling inductive cross-talk and power in off-chip buses using CODECs
    LaMeres, Brock J.
    Gulati, Kanupriya
    Khatri, Sunil P.
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 850 - 855
  • [32] Off-chip bus power minimization using serialization with cache-based encoding
    Mohammad, Khader
    Kabeer, Ahsan
    Taha, Tarek M.
    Owaida, Muhsen
    Washha, Mandi
    MICROELECTRONICS JOURNAL, 2016, 54 : 138 - 149
  • [33] Modeling and electrical analysis of seamless high off-chip connectivity (SHOCC) interconnects
    Afonso, S
    Schaper, LW
    Parkerson, JP
    Brown, WD
    Ang, SS
    Naseem, HA
    1999 INTERNATIONAL CONFERENCE ON HIGH DENSITY PACKAGING AND MCMS, PROCEEDINGS, 1999, 3830 : 327 - 331
  • [34] Modeling and electrical analysis of seamless high off-chip connectivity (SHOCC) interconnects
    Afonso, S
    Schaper, LW
    Parkerson, JP
    Brown, WD
    Ang, SS
    Naseem, HA
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 1999, 22 (03): : 309 - 320
  • [35] Investigation of the Effect of the TVS Diode Resonant Frequency on the Signal Integrity of an Off-Chip ESD-Protected Circuit
    Khodadadian, Emadodin Zia
    IEEE Electromagnetic Compatibility Magazine, 2024, 13 (03) : 58 - 65
  • [36] Bumblebee: A MemCache Design for Die-stacked and Off-chip Heterogeneous Memory Systems
    Hua, Yifan
    Zheng, Shengan
    Yin, Ji
    Chen, Weidong
    Huang, Linpeng
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [37] On-chip and off-chip real-time debugging for remotely-accessed embedded programmable systems
    Harkin, J
    Callaghan, M
    Peters, C
    McGinnity, TM
    Maguire, L
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 1079 - 1082
  • [38] Using conduction modes basis functions for efficient electromagnetic analysis of on-chip and off-chip interconnect
    Daniel, L
    Sangiovanni-Vincentelli, A
    White, J
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 563 - 566
  • [39] POMMEL: Exploring Off-Chip Memory Energy & Power Consumption in Convolutional Neural Network Accelerators
    Montgomerie-Corcoran, Alexander
    Bouganis, Christos-Savvas
    2021 24TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2021), 2021, : 442 - 448
  • [40] Low-power, transparent optical network interface for high bandwidth off-chip interconnects
    Liboiron-Ladouceur, Odile
    Wang, Howard
    Garg, Ajay S.
    Bergman, Keren
    OPTICS EXPRESS, 2009, 17 (08): : 6550 - 6561