System level power-performance trade-offs in embedded systems using voltage and frequency scaling of off-chip buses and memory

被引:5
|
作者
Puttaswamy, K [1 ]
Choi, KW [1 ]
Park, JC [1 ]
Mooney, VJ [1 ]
Chatterjee, A [1 ]
Ellervee, P [1 ]
机构
[1] Georgia Inst Technol, Ctr Res Embedded Syst & Technol, Atlanta, GA 30332 USA
关键词
voltage/frequency scaling; power-performance trade-offs; embedded systems; design space;
D O I
10.1109/ISSS.2002.1227182
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In embedded systems, off-chip buses and memory (i.e., L2 memory as opposed to the L1 memory which is usually on-chip cache) consume significant power often more than the processor itself In this paper for the case of an embedded system with one processor chip and one memory chip, we propose frequency and voltage scaling of the off-chip buses and the memory chip and use a known micro-architectural enhancement called a store buffer to reduce the resulting impact on execution time. Our benchmarks show a system (processor + off-chip bus + off-chip memory) power savings of 28% to 36%, an energy savings of 13% to 35%, all while increasing the execution time in the range of 1% to 29%. Previous work in power-aware computing has focused on frequency and voltage scaling of the processors or selective power-down of sub-sets of off-chip memory chips. This paper quantitatively explores voltage/frequency scaling of off-chip buses and memory as a means of trading off performance for power/energy at the system level in embedded systems.
引用
收藏
页码:225 / 230
页数:6
相关论文
共 14 条
  • [1] A system-level framework for evaluating area/performance/power trade-offs of VLIW-based embedded systems
    Ascia, Giuseppe
    Catania, Vincenzo
    Palesi, Maurizio
    Patti, Davide
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 940 - 943
  • [2] Challenges in Design, Data Placement, Migration and Power-Performance Trade-offs in DRAM-NVM-based Hybrid Memory Systems
    Rai, Sadhana
    Talawar, Basavaraj
    IETE TECHNICAL REVIEW, 2023, 40 (04) : 498 - 520
  • [3] Power-performance trade-offs in nanometer-scale multi-level caches considering total leakage
    Bai, R
    Kim, NS
    Kgil, TH
    Sylvester, D
    Mudge, T
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 650 - 651
  • [4] Fine-grained dynamic voltage and frequency scaling for precise energy and performance trade-off based on the ratio of off-chip access to on-chip computation times
    Choi, K
    Soma, R
    Pedram, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 4 - 9
  • [5] Evaluating power-performance trade-offs of VLSI transceiver architecture for low-energy communication system design
    Hong, Sangjin
    Stark, Wayne E.
    IEEE Pacific RIM Conference on Communications, Computers, and Signal Processing - Proceedings, 1999, : 250 - 253
  • [6] Efficient Off-chip Memory Protection Mechanism for Embedded Computing Systems using AES-GCM
    Lu, Zhaojun
    Xing, Xiaoliang
    Tong, Qiaoling
    Liu, Zhenglin
    2015 14TH INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN AND COMPUTER GRAPHICS (CAD/GRAPHICS), 2015, : 236 - 237
  • [7] An Analytical Study of Power Delivery Systems for Many-Core Processors Using On-Chip and Off-Chip Voltage Regulators
    Wang, Xuan
    Xu, Jiang
    Wang, Zhe
    Chen, Kevin J.
    Wu, Xiaowen
    Wang, Zhehui
    Yang, Peng
    Duong, Luan H. K.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (09) : 1401 - 1414
  • [8] Combining data remapping and voltage/frequency scaling of second level memory for energy reduction in embedded systems
    Park, JC
    Mooney, V
    Srinivasan, SK
    MICROELECTRONICS JOURNAL, 2003, 34 (11) : 1019 - 1024
  • [9] Fine-grained dynamic voltage and frequency scaling for precise energy and performance tradeoff based on the ratio of off-chip access to on-chip computation times
    Choi, K
    Soma, R
    Pedram, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (01) : 18 - 28
  • [10] System-Level Analysis of Energy and Performance Trade-Offs in mmWave 5G NR Systems
    Ostrikova, Darya
    Beschastnyi, Vitalii Aleksandrovich
    Moltchanov, Dmitri
    Gaidamaka, Yuliya
    Koucheryavy, Yevgeni
    Samouylov, Konstantin E.
    IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2023, 22 (11) : 7304 - 7318