ASIC Implementation of Efficient 16-Parallel Fast FIR Algorithm Filter Structure

被引:0
|
作者
Annangi, Swetha [1 ]
Puli, Ravisankar [2 ]
机构
[1] Guru Nanak Inst Technol, Dept ECE, Hyderabad, Andhra Pradesh, India
[2] First Pass Semicond Pvt Ltd, Hyderabad, Andhra Pradesh, India
关键词
Keywords Finite Impulse Response (FIR); Fast FIR Algorithm (FFA); Parallel FIR; Application Specific Integrated Circuit (ASIC); Verilog HDL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 144-tap 16-parallel Fast Finite Impulse Response (FIR) Algorithm (FFA) filter structure is designed using verilog HDL. The designed filter structure is simulated using XILINX ISE 14.7. The designed module is synthesized using CADENCE RTL Compiler and the application specific integrated circuit (ASIC) design of the proposed filter structure is implemented using CADENCE tool set on CADENCE GPDK45nm technology. By applying Fast FIR Algorithm, 65 percent of multipliers are reduced and the number of adders are increased. The adders occupy less silicon area than multipliers. Hence, the reduction in area is achieved by replacing the multipliers with adders. Further, the proposed 16 parallel FFA filter structure reduces the delay when compared to 16 parallel FIR filter structure without applying Fast FIR Algorithm. The proposed filter architecture occupies an area of 79220 sq. gm and consumes a power of 20mW at 333MHz when synthesized.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] The Design and Implementation of FIR Filter Based on Improved DA Algorithm
    Yang, Jun
    Li, Hongye
    Li, Zongjing
    Han, Qing
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON CHEMICAL, MATERIAL AND FOOD ENGINEERING, 2015, 22 : 815 - 818
  • [42] Hardware Implementation of Parallel FIR Filter Using Modified Distributed Arithmetic
    Das, Gourishankar
    Maity, Krishanu
    Sau, Suman
    2ND INTERNATIONAL CONFERENCE ON DATA SCIENCE AND BUSINESS ANALYTICS (ICDSBA 2018), 2018, : 40 - 44
  • [43] Design and implementation of an ultra-fast asynchronous FIR filter in GaAs
    Nooshabadi, S
    MontielNelson, JA
    1996 IEEE TENCON - DIGITAL SIGNAL PROCESSING APPLICATIONS PROCEEDINGS, VOLS 1 AND 2, 1996, : 256 - 260
  • [44] Efficient Implementation Methodology of Fast FIR Filtering Algorithms on DSP
    Anissa Zergaïnoh
    Pierre Duhamel
    Jean Pierre Vidal
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 16 : 81 - 103
  • [45] Efficient implementation methodology of fast FIR filtering algorithms on DSP
    Zergainoh, A
    Duhamel, P
    Vidal, JP
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (01): : 81 - 103
  • [46] Area Efficient FIR filter using Graph Based Algorithm
    Kumar, C. Uthaya
    Rabi, B. Justus
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 495 - 498
  • [47] AN EFFICIENT FIR ADAPTIVE FILTER USING DPCM AND THE SIGN ALGORITHM
    MATHEWS, VJ
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1989, 37 (01): : 128 - 133
  • [48] Efficient parallel FIR filter implementations using frequency spectrum characteristics
    Chung, JG
    Kim, YB
    Jeong, HG
    Parhi, KK
    Wang, ZF
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : D354 - D358
  • [49] A FAST PARALLEL FORM IIR ADAPTIVE FILTER ALGORITHM
    PEREZ, H
    TSUJII, S
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1991, 39 (09) : 2118 - 2122
  • [50] A fast and efficient parallel sorting algorithm on LARPBS
    Chen, HJ
    Chen, YX
    Chen, L
    Li, T
    DCABES 2004, Proceedings, Vols, 1 and 2, 2004, : 393 - 397