ASIC Implementation of Efficient 16-Parallel Fast FIR Algorithm Filter Structure

被引:0
|
作者
Annangi, Swetha [1 ]
Puli, Ravisankar [2 ]
机构
[1] Guru Nanak Inst Technol, Dept ECE, Hyderabad, Andhra Pradesh, India
[2] First Pass Semicond Pvt Ltd, Hyderabad, Andhra Pradesh, India
关键词
Keywords Finite Impulse Response (FIR); Fast FIR Algorithm (FFA); Parallel FIR; Application Specific Integrated Circuit (ASIC); Verilog HDL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 144-tap 16-parallel Fast Finite Impulse Response (FIR) Algorithm (FFA) filter structure is designed using verilog HDL. The designed filter structure is simulated using XILINX ISE 14.7. The designed module is synthesized using CADENCE RTL Compiler and the application specific integrated circuit (ASIC) design of the proposed filter structure is implemented using CADENCE tool set on CADENCE GPDK45nm technology. By applying Fast FIR Algorithm, 65 percent of multipliers are reduced and the number of adders are increased. The adders occupy less silicon area than multipliers. Hence, the reduction in area is achieved by replacing the multipliers with adders. Further, the proposed 16 parallel FFA filter structure reduces the delay when compared to 16 parallel FIR filter structure without applying Fast FIR Algorithm. The proposed filter architecture occupies an area of 79220 sq. gm and consumes a power of 20mW at 333MHz when synthesized.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Efficient Fast Updated Frequent Pattern Tree Algorithm and Its Parallel Implementation
    Lv, Detao
    Fu, Bo
    Sun, Xiao
    Qiu, Hang
    Liu, Xiaobing
    Zhang, Yanlong
    2017 2ND INTERNATIONAL CONFERENCE ON IMAGE, VISION AND COMPUTING (ICIVC 2017), 2017, : 970 - 974
  • [32] Area-efficient parallel FIR digital filter implementations
    Parker, DA
    Parhi, KK
    INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 93 - 111
  • [33] High-Efficiency 2n-Parallel Fast FIR Algorithm and Its Implementation Method
    Hu J.-H.
    Zeng W.-Q.
    Fei C.
    Chen J.-N.
    1600, Univ. of Electronic Science and Technology of China (49): : 182 - 186
  • [34] Efficient FPGA and ASIC Realizations of a DA-Based Reconfigurable FIR Digital Filter
    Park, Sang Yoon
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (07) : 511 - 515
  • [35] Design and implementation of a digital audio tone control unit using an efficient FIR filter structure
    Yang, RH
    Chiah, SB
    Chan, WY
    1996 IEEE TENCON - DIGITAL SIGNAL PROCESSING APPLICATIONS PROCEEDINGS, VOLS 1 AND 2, 1996, : 273 - 277
  • [36] Design and Implementation of a Scalable and Efficient FIR Filter Based on FPGA
    Zhang, Duoli
    Wang, Hao
    Song, Yukun
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING APPLICATIONS (CSEA 2015), 2015, : 682 - 688
  • [37] Implementation of an efficient FIR filter chip for PRML read channels
    Kang, JY
    Jo, BG
    Sunwoo, MH
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 201 - 208
  • [38] Fast algorithm for constrained least squares FIR filter design
    Dávila, J
    Griswold, NC
    2000 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I-III, 2000, : 165 - 168
  • [39] Fast algorithm for constrained least squares FIR filter design
    Dávila, J
    Griswold, NC
    2000 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I-III, 2000, : 118 - 121
  • [40] An efficient implementation of FIR analysis-synthesis filter banks
    Zhao, ZJ
    Qian, HS
    ICSP '96 - 1996 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1996, : 151 - 153