ASIC Implementation of Efficient 16-Parallel Fast FIR Algorithm Filter Structure

被引:0
|
作者
Annangi, Swetha [1 ]
Puli, Ravisankar [2 ]
机构
[1] Guru Nanak Inst Technol, Dept ECE, Hyderabad, Andhra Pradesh, India
[2] First Pass Semicond Pvt Ltd, Hyderabad, Andhra Pradesh, India
关键词
Keywords Finite Impulse Response (FIR); Fast FIR Algorithm (FFA); Parallel FIR; Application Specific Integrated Circuit (ASIC); Verilog HDL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 144-tap 16-parallel Fast Finite Impulse Response (FIR) Algorithm (FFA) filter structure is designed using verilog HDL. The designed filter structure is simulated using XILINX ISE 14.7. The designed module is synthesized using CADENCE RTL Compiler and the application specific integrated circuit (ASIC) design of the proposed filter structure is implemented using CADENCE tool set on CADENCE GPDK45nm technology. By applying Fast FIR Algorithm, 65 percent of multipliers are reduced and the number of adders are increased. The adders occupy less silicon area than multipliers. Hence, the reduction in area is achieved by replacing the multipliers with adders. Further, the proposed 16 parallel FFA filter structure reduces the delay when compared to 16 parallel FIR filter structure without applying Fast FIR Algorithm. The proposed filter architecture occupies an area of 79220 sq. gm and consumes a power of 20mW at 333MHz when synthesized.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Novel structure of systolic implementation for FIR filter
    Shang, Yong
    Wu, Shunjun
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2000, 28 (01): : 57 - 59
  • [22] Efficient and expandable interpolating FIR filter design and implementation
    Chorevas, A.
    Reisis, D.
    Computers and Computational Engineering in Control, 1999, : 226 - 230
  • [23] Design and implementation of efficient FIR filter based on FPGA
    Jiang, Li-Ping
    Tan, Xue-Qin
    Wang, Jian-Xin
    Nanjing Li Gong Daxue Xuebao/Journal of Nanjing University of Science and Technology, 2007, 31 (01): : 125 - 128
  • [24] ASIC implementation of a new and efficient wavelet coding algorithm
    Lee, S
    Cho, K
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 229 - 232
  • [25] Implementation of Energy Efficient FIR Gaussian Filter on FPGA
    Anand, Vatsala
    Kaur, Amanpreet
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 431 - 435
  • [26] EFFICIENT FIR FILTER ARCHITECTURES SUITABLE FOR FPGA IMPLEMENTATION
    EVANS, JB
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1994, 41 (07): : 490 - 493
  • [27] Fast Implementation of Gaussian Filter by Parallel Processing of Binominal Filter
    Yano, Takahiro
    Kuroki, Yoshimitsu
    2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 491 - 495
  • [28] An Efficient 256-Tap Parallel FIR Digital Filter Implementation Using Distributed Arithmetic Architecture
    Nandal, Amita
    Vigneswarn, T.
    Rana, Ashwani K.
    Dhaka, Arvind
    ELEVENTH INTERNATIONAL CONFERENCE ON COMMUNICATION NETWORKS, ICCN 2015/INDIA ELEVENTH INTERNATIONAL CONFERENCE ON DATA MINING AND WAREHOUSING, ICDMW 2015/NDIA ELEVENTH INTERNATIONAL CONFERENCE ON IMAGE AND SIGNAL PROCESSING, ICISP 2015, 2015, 54 : 605 - 611
  • [29] Design and implementation of 16 tap FIR filter for DSP Applications
    Rai, N. Sameeksha
    Shree, Pannaga B. S.
    Meghana, Y. P.
    Chavan, Arunkumar P.
    Aradhya, H. V. Ravish
    2018 SECOND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC), 2018,
  • [30] Massively parallel implementation of a fast resource efficient white light interferometry algorithm
    Scholz, Tobias
    Rosenberger, Maik
    Notni, Gunther
    2018 INTERNATIONAL CONFERENCE ON DIGITAL IMAGE COMPUTING: TECHNIQUES AND APPLICATIONS (DICTA), 2018, : 480 - 485