Through silicon via technology - Processes and reliability for wafer-level 3D system integration

被引:68
|
作者
Ramm, P. [1 ]
Wolf, M. J.
Klumpp, A. [1 ]
Wieland, R. [1 ]
Wunderle, B.
Michel, B.
Reichl, H. [2 ]
机构
[1] Fraunhofer IZM, Berlin, Germany
[2] Tech Univ, Berlin, Germany
关键词
D O I
10.1109/ECTC.2008.4550074
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
3D integration is a rapidly growing topic in the semiconductor industry that encompasses different types of technologies. The paper addresses one of the most promising technologies which uses through silicon vias (TSV) for interconnecting stacked devices on wafer-level to perform high density interconnects with a good electrical performance at the smallest form factor for 3D architectures. Fraunhofer IZM developed a post frontend 3D integration process, the so-called ICV-SLID technology based on metal bonding using solid-liquid-interdiffusion (SLID) soldering. The SLID metal system provides the mechanical and the electrical connection, both in one single step. The ICV-SLID fabrication process is well suited for the cost-effective production of both, high-performance applications (e.g. 3D microprocessor) and highly miniaturized multi-functional systems. The latter preferably in combination with wafer-level die stacking, as e.g. Thin Chip Integration (TCI) or SnAg-microbump technologies. The fabrication of distributed wireless sensor systems (e.g. e-CUBES (R)) is a typical example for the need of such mixed approaches.
引用
收藏
页码:841 / +
页数:2
相关论文
共 50 条
  • [31] A wafer-level interposer based microwave circuit and system integration technology
    Hillman, Chris
    Hacker, Jonathan B.
    Ha, Wonill
    Stupar, Phil
    2010 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (MTT), 2010, : 1300 - 1303
  • [32] Wafer-Level 3D Integration Based on Poly (Diallyl Phthalate) Adhesive Bonding
    Fang, Zhong
    You, Peng
    Jia, Yijie
    Pan, Xuchao
    Shi, Yunlei
    Jiao, Junjie
    He, Yong
    MICROMACHINES, 2021, 12 (12)
  • [33] FAN-OUT WAFER-LEVEL PACKAGING FOR 3D IC HETEROGENEOUS INTEGRATION
    Lau, John H.
    2018 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2018,
  • [34] Wafer-level direct bonding of optimized superconducting NbN for 3D chip integration
    Li, Ye
    Gheytaghi, Amir Mirza
    Trifunovic, Miki
    Xu, Yuanxing
    Zhang, Guo Qi
    Ishihara, Ryoichi
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2021, 582
  • [35] Implementation of silicon-on-glass MEMS devices with embedded through-wafer silicon vias using the glass reflow process for wafer-level packaging and 3D chip integration
    Lin, Chiung-Wen
    Hsu, Chia-Pao
    Yang, Hsueh-An
    Wang, Wei Chung
    Fang, Weileun
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2008, 18 (02)
  • [36] Reliability and structural design of a wafer-level 3D integration scheme with W TSVs based on Cu-oxide hybrid wafer bonding
    Chen, K. N.
    Shaw, T. M.
    Cabral, C., Jr.
    Zuo, G.
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [37] A supervisory wafer-level 3D microassembly system for hybrid MEMS fabrication
    Yang, GE
    Gaines, JA
    Nelson, BJ
    JOURNAL OF INTELLIGENT & ROBOTIC SYSTEMS, 2003, 37 (01) : 43 - 68
  • [38] Trench Isolation Technology for Cost-effective Wafer-level 3D Integration with One-step TSV
    Kawano, Masaya
    Wang, Xiang-Yu
    Ren, Qin
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1161 - 1166
  • [39] A Supervisory Wafer-Level 3D Microassembly System for Hybrid MEMS Fabrication
    Ge Yang
    James A. Gaines
    Bradley J. Nelson
    Journal of Intelligent and Robotic Systems, 2003, 37 : 43 - 68
  • [40] Wafer-level packaging technology with through-hole interconnections in silicon substrate
    Yamamoto, Satoshi
    Saruta, Masanobu
    Wada, Hideyuki
    Tomita, Michilkazu
    Suemasu, Tatsuo
    ADVANCES IN ELECTRONIC PACKAGING 2005, PTS A-C, 2005, : 757 - 760