Through silicon via technology - Processes and reliability for wafer-level 3D system integration

被引:68
|
作者
Ramm, P. [1 ]
Wolf, M. J.
Klumpp, A. [1 ]
Wieland, R. [1 ]
Wunderle, B.
Michel, B.
Reichl, H. [2 ]
机构
[1] Fraunhofer IZM, Berlin, Germany
[2] Tech Univ, Berlin, Germany
关键词
D O I
10.1109/ECTC.2008.4550074
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
3D integration is a rapidly growing topic in the semiconductor industry that encompasses different types of technologies. The paper addresses one of the most promising technologies which uses through silicon vias (TSV) for interconnecting stacked devices on wafer-level to perform high density interconnects with a good electrical performance at the smallest form factor for 3D architectures. Fraunhofer IZM developed a post frontend 3D integration process, the so-called ICV-SLID technology based on metal bonding using solid-liquid-interdiffusion (SLID) soldering. The SLID metal system provides the mechanical and the electrical connection, both in one single step. The ICV-SLID fabrication process is well suited for the cost-effective production of both, high-performance applications (e.g. 3D microprocessor) and highly miniaturized multi-functional systems. The latter preferably in combination with wafer-level die stacking, as e.g. Thin Chip Integration (TCI) or SnAg-microbump technologies. The fabrication of distributed wireless sensor systems (e.g. e-CUBES (R)) is a typical example for the need of such mixed approaches.
引用
收藏
页码:841 / +
页数:2
相关论文
共 50 条
  • [41] Demonstration of a Wafer-level Integration for System-on-Wafer Architecture
    Wang, Weihao
    Li, Jie
    Wang, Chuanzhi
    Cao, Rong
    Li, Shunbin
    Wan, Zhiquan
    Liu, Guandong
    Deng, Qingwen
    Zhang, Ruyun
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [42] The Wafer-Level Integration of Single-Crystal LiNbO3 on Silicon via Polyimide Material
    Yang, Xiangyu
    Geng, Wenping
    Bi, Kaixi
    Mei, Linyu
    Li, Yaqing
    He, Jian
    Mu, Jiliang
    Hou, Xiaojuan
    Chou, Xiujian
    MICROMACHINES, 2021, 12 (01) : 1 - 11
  • [43] RF-MEMS wafer-level packaging using through-wafer via technology
    Tian, J.
    Iannacci, J.
    Sosin, S.
    Gaddi, R.
    Bartek, M.
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 441 - 447
  • [44] Wafer-level 3D integration with 5 micron interconnect pitch for infrared imaging applications
    Lueck, Matthew
    Lannon, John, Jr.
    Gregory, Chris
    Malta, Dean
    Huffman, A.
    Temple, Dorota S.
    IMAGE SENSING TECHNOLOGIES: MATERIALS, DEVICES, SYSTEMS, AND APPLICATIONS, 2014, 9100
  • [45] First-order performance prediction of cache memory with wafer-level 3D integration
    Zeng, A
    Lü, J
    Rose, K
    Gutmann, RJ
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (06): : 548 - 555
  • [46] High Precision Low Temperature Direct Wafer Bonding Technology for Wafer-Level 3D ICs Manufacturing
    Kurz, F.
    Plach, T.
    Suess, J.
    Wagenleitner, T.
    Zinner, D.
    Rebhan, B.
    Dragoi, V.
    SEMICONDUCTOR WAFER BONDING: SCIENCE, TECHNOLOGY AND APPLICATIONS 14, 2016, 75 (09): : 345 - 353
  • [47] Polymer for Wafer-level Hybrid Bonding and Its Adhesion to Passivation Layer in 3D Integration
    Lu, Cheng-Hsien
    Kho, Yi-Tung
    Cheng, Chuan-An
    Huang, Yen-Jun
    Chen, Kuan-Neng
    2017 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2017, : 519 - 521
  • [48] Novel Through-Silicon Via Technologies for 3D System Integration
    Thadesar, Paragkumar A.
    Dembla, Ashish
    Brown, Devin
    Bakir, Muhannad S.
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [49] A Study on Wafer-Level 3D Integration Including Wafer Bonding using Low-k Polymeric Adhesive
    Kwon, Yongchai
    Seok, Jongwon
    Lu, Jian-Qiang
    Cale, Timothy
    Gutmann, Ronald
    KOREAN CHEMICAL ENGINEERING RESEARCH, 2007, 45 (05): : 466 - 472
  • [50] Process development and reliability for wafer-level 3D IC integration using micro- bump/adhesive hybrid bonding and via-last TSVs
    Yao, Mingjun
    Zhao, Ning
    Yu, Daquan
    Xiao, Zhiyi
    Ma, Haitao
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 241 - 246