Through silicon via technology - Processes and reliability for wafer-level 3D system integration

被引:68
|
作者
Ramm, P. [1 ]
Wolf, M. J.
Klumpp, A. [1 ]
Wieland, R. [1 ]
Wunderle, B.
Michel, B.
Reichl, H. [2 ]
机构
[1] Fraunhofer IZM, Berlin, Germany
[2] Tech Univ, Berlin, Germany
关键词
D O I
10.1109/ECTC.2008.4550074
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
3D integration is a rapidly growing topic in the semiconductor industry that encompasses different types of technologies. The paper addresses one of the most promising technologies which uses through silicon vias (TSV) for interconnecting stacked devices on wafer-level to perform high density interconnects with a good electrical performance at the smallest form factor for 3D architectures. Fraunhofer IZM developed a post frontend 3D integration process, the so-called ICV-SLID technology based on metal bonding using solid-liquid-interdiffusion (SLID) soldering. The SLID metal system provides the mechanical and the electrical connection, both in one single step. The ICV-SLID fabrication process is well suited for the cost-effective production of both, high-performance applications (e.g. 3D microprocessor) and highly miniaturized multi-functional systems. The latter preferably in combination with wafer-level die stacking, as e.g. Thin Chip Integration (TCI) or SnAg-microbump technologies. The fabrication of distributed wireless sensor systems (e.g. e-CUBES (R)) is a typical example for the need of such mixed approaches.
引用
收藏
页码:841 / +
页数:2
相关论文
共 50 条
  • [21] Mechanical reliability of silicon wafers with through-wafer vias for wafer-level packaging
    Polyakov, A
    Bartek, M
    Burghartz, JN
    MICROELECTRONICS RELIABILITY, 2002, 42 (9-11) : 1783 - 1788
  • [22] Bonding interfaces in wafer-level metal/adhesive bonded 3D integration
    McMahon, J. J.
    Chan, E.
    Lee, S. H.
    Gutmann, R. J.
    Lu, J. -Q.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 871 - 878
  • [23] An Innovative Bumpless Stacking with Through Silicon Via for 3D Wafer-On-Wafer (WOW) Integration
    Liao, Sue-Chen
    Chen, Erh-Hao
    Chen, Chien-Chou
    Chen, Shang-Chun
    Chen, Jui-Chin
    Chang, Po-Chih
    Chang, Yiu-Hsiang
    Lin, Cha-Hsin
    Ku, Tzu-Kun
    Kao, Ming-Jer
    Kim, Young Suk
    Maeda, Nobuhide
    Kodama, Shoichi
    Kitada, Hideki
    Fujimoto, Koji
    Ohba, Takayuki
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1861 - 1864
  • [24] Planarization issues in wafer-level three-dimensional (3D) integration
    Lu, JQ
    Rajagopalan, G
    Gupta, M
    Cale, TS
    Gutmann, RJ
    ADVANCES IN CHEMICAL-MECHANICAL POLISHING, 2004, 816 : 217 - 228
  • [25] Surface characteristics optimization during wafer-level backside silicon removal for SOI wafers in 3D integration
    Shih, Bo-Jheng
    Chen, Zih-Yang
    Chang, Shie-Ping
    Chen, Ting-Yu
    Sung, Po-Jung
    Lin, Nien-Chih
    Yang, Chih-Chao
    Huang, Po-Tsang
    Cheng, Huang-Chung
    Li, Ming-Yang
    Radu, Iuliana P.
    Chen, Kuan-Neng
    APPLIED SURFACE SCIENCE, 2025, 688
  • [26] Evaluation of Cu/SnAg microbump bonding processes for 3D integration using wafer-level underfill film
    Yang, Tsung-Fu
    Kao, Kuo-Shu
    Cheng, Ren-Chin
    Chang, Jing-Yao
    Zhan, Chau-Jie
    SOLDERING & SURFACE MOUNT TECHNOLOGY, 2012, 24 (04) : 287 - 293
  • [27] Antenna-in-Package Design Based on Wafer-Level Packaging With Through Silicon Via Technology
    Jin, Cheng
    Sekhar, Vasarla Nagendra
    Bao, Xiaoyue
    Chen, Bangtao
    Zheng, Boyu
    Li, Rui
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (09): : 1498 - 1505
  • [28] WAFER-LEVEL HIGH DENSITY INTEGRATION OF SURFACE MOUNT TECHNOLOGY COMPONENTS IN THROUGH-SILICON TRENCHES
    Hoo, Ji Hao
    Park, Kwang Soon
    Varel, Cagdas
    Baskaran, Rajashree
    Boehringer, Karl F.
    2012 IEEE 25TH INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS), 2012,
  • [29] Aligned Fusion Wafer Bonding for CMOS-MEMS and 3D Wafer-Level Integration Applications
    Dragoi, V.
    Mittendorfer, G.
    Floetgen, C.
    Dussault, D.
    Wagenleitner, T.
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2011, 14 (04): : 356 - 364
  • [30] Back-end compatibility of bonding and thinning processes for a wafer-level 3D interconnect technology platform
    Pozder, S
    Lu, JQ
    Kwon, Y
    Zollner, S
    Yu, J
    McMahon, JJ
    Cale, TS
    Yu, K
    Gutmann, RJ
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 102 - 104