Thermal Modeling and Characterization of the Embedded Micro Wafer Level Package (EMWLP) at the Package- and System-Level

被引:2
|
作者
Hoe, Yen Yi Germaine [1 ]
Tang Gongyue [2 ]
Sharma, Gaurav [1 ]
Pinjala, Damaragunath [1 ]
Rao, Vempati Srinivasa [1 ]
Chinq, Jong Ming [1 ]
Siang, Sharon Lim Pei [1 ]
Kumar, Aditya [1 ]
Wee, Ho Soon [1 ]
Zhang Xiaowu [1 ]
Kripesh, V. [1 ]
机构
[1] ASTAR, Inst Microelect, 11 Sci Pk Rd,Singapore Sci Pk 2, Singapore 117685, Singapore
[2] United Test & Assembly Ctr, Singapore 554916, Singapore
关键词
D O I
10.1109/EPTC.2009.5416560
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, package-level thermal modeling of the embedded micro-wafer-level-packaging (EMWLP) package has been performed to extract the parametric trends for thermal design guidelines of an eccentric single active die embedded alongside an integrated passive device (IPD), as shown in Fig.1 (with optional heat sink as a cooling solution). Exploratory thermal resistance modeling of an embedded two-die-stack has also been conducted. The effect of the mold compound used in the thermal models is further considered under the following parameters: mold thickness and thermal conductivity (0.4 W/mK to 2.5 W/mK). The effects of heat spreaders and heat sinks on the package thermal resistance are also studied, with due consideration paid to the above mold parameters. Furthermore, experimental characterization has been conducted to validate the package-level simulation for the single active die model, conforming to the JEDEC JESD 51-2A Thermal Measurements in Natural Convection standard. Finally, simulation results for a general system-level thermal modeling in both cellphone as well as laptop systems are also performed. Thermal management solutions for both scenarios, such as thermal vias and heat spreaders, are studied, with an optimal cooling solution proposed.
引用
收藏
页码:137 / +
页数:2
相关论文
共 50 条
  • [1] Thermal Modeling and Simulation of a Package-on-Package Embedded Micro Wafer Level Package (EMWLP) Structure at the Package and System-level
    Hoe, Yen Yi Germaine
    Choong, Chong Ser
    Rao, Vempati Srinivasa
    Sharma, Gaurav
    Zhang Xiaowu
    Pinjala, D.
    [J]. 2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 285 - 291
  • [2] Package-Level Thermal Management of a 3D Embedded Wafer Level Package
    Han, Yong
    Zheng, Boyu
    Choong, Chong Ser
    Jung, Boo Yang
    Zhang, Xiaowu
    [J]. PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 78 - 82
  • [3] Process and Reliability of Embedded Micro-Wafer-Level Package (EMWLP) Using Low Cure Temperature Dielectric Material
    Rao, Vempati Srinivas
    Sekhar, Vasarla Nagendra
    Wee, Ho Soon
    Rajoo, Ranjan
    Sharma, Gaurav
    Ying, Lim Ying
    Damaruganath, Pinjala
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (01): : 13 - 22
  • [4] Study on mold flow during compression molding for embedded wafer level package (EMWLP) with multiple chips
    Sorono, Dexter Velez
    Lin, Ji
    Chong, Chai Tai
    Chong, Ser Choong
    Vempati, Srinivasa Rao
    [J]. PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 336 - 341
  • [5] Package- Level Electromagnetic Interference Analysis
    Kim, Namhoon
    Li, Leo Hongyu
    Karikalan, Sam
    Sharifi, Reza
    Kim, Henry
    [J]. 2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 2119 - 2123
  • [6] Heat Dissipation Capability of a Package-on-Package Embedded Wafer-Level Package
    Han, Yong
    Lau, Boon Long
    Jung, Boo Yang
    Zhang, Xiaowu
    [J]. IEEE DESIGN & TEST, 2015, 32 (04) : 32 - 39
  • [7] Development of Package-on-Package Using Embedded Wafer-Level Package Approach
    Chong, Ser Choong
    Wee, David Ho Soon
    Rao, Vempati Srinivasa
    Vasarla, Nagendra Sekhar
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (10): : 1654 - 1662
  • [8] Bridging the gap: Package level and system level thermal modeling
    Wang, W
    Liou, S
    Sun, YS
    Lai, JY
    Tien, C
    Her, TD
    Michael, M
    [J]. 50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 287 - 293
  • [9] Energy of CDM Failure for ICs on Package-, Wafer- and Board-Level
    Zeitlhoefler, Lena
    zur Nieden, Friedrich
    Esmark, Kai
    Langguth, Gernot
    Kreupl, Franz
    [J]. 2019 41ST ANNUAL EOS/ESD SYMPOSIUM (EOS/ESD), 2019,
  • [10] Design and development of a multi-die embedded micro wafer level package
    Kripesh, Vaidyanathan
    Rao, Vempati Srinivas
    Kumar, Aditya
    Sharma, Gaurav
    Houe, Khong Chee
    Zhang Xiaowu
    Mong, Khoo Yee
    Khan, Navas
    Lau, John
    [J]. 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1544 - 1549