Thermal Modeling and Characterization of the Embedded Micro Wafer Level Package (EMWLP) at the Package- and System-Level

被引:2
|
作者
Hoe, Yen Yi Germaine [1 ]
Tang Gongyue [2 ]
Sharma, Gaurav [1 ]
Pinjala, Damaragunath [1 ]
Rao, Vempati Srinivasa [1 ]
Chinq, Jong Ming [1 ]
Siang, Sharon Lim Pei [1 ]
Kumar, Aditya [1 ]
Wee, Ho Soon [1 ]
Zhang Xiaowu [1 ]
Kripesh, V. [1 ]
机构
[1] ASTAR, Inst Microelect, 11 Sci Pk Rd,Singapore Sci Pk 2, Singapore 117685, Singapore
[2] United Test & Assembly Ctr, Singapore 554916, Singapore
关键词
D O I
10.1109/EPTC.2009.5416560
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, package-level thermal modeling of the embedded micro-wafer-level-packaging (EMWLP) package has been performed to extract the parametric trends for thermal design guidelines of an eccentric single active die embedded alongside an integrated passive device (IPD), as shown in Fig.1 (with optional heat sink as a cooling solution). Exploratory thermal resistance modeling of an embedded two-die-stack has also been conducted. The effect of the mold compound used in the thermal models is further considered under the following parameters: mold thickness and thermal conductivity (0.4 W/mK to 2.5 W/mK). The effects of heat spreaders and heat sinks on the package thermal resistance are also studied, with due consideration paid to the above mold parameters. Furthermore, experimental characterization has been conducted to validate the package-level simulation for the single active die model, conforming to the JEDEC JESD 51-2A Thermal Measurements in Natural Convection standard. Finally, simulation results for a general system-level thermal modeling in both cellphone as well as laptop systems are also performed. Thermal management solutions for both scenarios, such as thermal vias and heat spreaders, are studied, with an optimal cooling solution proposed.
引用
收藏
页码:137 / +
页数:2
相关论文
共 50 条
  • [31] A Study of Wafer Level Package Board Level Reliability
    Xu, Steven
    Keser, Beth
    Hau-Riege, Christine
    Bezuk, Steve
    Yau, You-Wen
    [J]. 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1204 - 1209
  • [32] Board Level Reliability Enhancements for Wafer Level Package
    Qiao, John
    He, Wenwen
    Yang, Kelly
    Chien, Wei-Ting Kary
    [J]. 2015 61ST ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM (RAMS 2015), 2015,
  • [33] Package- and wafer-level electromigration tests on Al-Cu interconnect with Ti and TiN underlayers
    Park, YB
    Lee, DW
    [J]. METALS AND MATERIALS INTERNATIONAL, 2001, 7 (05) : 493 - 498
  • [34] Package- and wafer-level electromigration tests on Al-Cu interconnect with Ti and TiN underlayers
    Park, Young Bae
    Lee, Dok Won
    [J]. Metals and Materials International, 2001, 7 (05): : 493 - 498
  • [35] Comparison of compact on-chip inductors embedded in wafer-level package
    Itoi, K
    Sato, M
    Okada, K
    Masu, K
    Ito, T
    [J]. 55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 1578 - 1583
  • [36] Effect of permanganate treatment on through mold vias for an embedded wafer level package
    Park, Se-Hoon
    Park, Ji-Yeon
    Kim, Young-Ho
    [J]. ELECTRONIC MATERIALS LETTERS, 2013, 9 (04) : 459 - 462
  • [37] Via-in-Mold (ViM) Process for Embedded Wafer Level Package (eWLP)
    Ho, Soon Wee
    Pa, Myo Ei Pa
    Fong, Chee Heng
    Wang, Zhonghai
    Kang, He Tong
    Chong, Ser Choong
    Chai, Tai Chong
    [J]. PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 863 - 868
  • [38] Effect of permanganate treatment on through mold vias for an embedded wafer level package
    Se-Hoon Park
    Ji-Yeon Park
    Young-Ho Kim
    [J]. Electronic Materials Letters, 2013, 9 : 459 - 462
  • [39] Electrical Modeling and Design of a Wafer-Level Package for MEM Resonators
    Perruisseau-Carrier, Julien
    Mazza, Marco
    Jourdain, Anne
    Skrivervik, Anja. K.
    Ionescu, Adrian M.
    Tilmans, Harrie A. C.
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (02): : 534 - 542
  • [40] Thermal Management of High Performance Test Socket for Wafer Level Package
    Han, Yong
    Low, Seow Meng
    Goh, Jason
    [J]. PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 28 - 31