Implementation of SVM to Improve the Performance of A Nine Level Inverter with Reduced Number of Switches

被引:0
|
作者
Sarath, C. [1 ]
Antony, Arun [1 ]
机构
[1] Mahatma Gandhi Univ Kottayam, ASTET Kalady, EEE Dept, Kottayam, Kerala, India
关键词
Multilevel Inverter; THD; SPII7M; Space Vector Modulation;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Recently multilevel inverters (MLIs) got wide popularity as it gives much similarity in the output voltage waveform of that of ideal inverter. Many topologies are existed for MIAs. A new topology that gives better performance in reduction of switch count is also there in the field of MLIs. This new topology uses Sinusoidal Pulse Width Modulation (SPWM) as the control strategy. Even though it gives better results over the other existing topologies, it suffers some problems especially in the case of TIID (Total Harmonic Distortion). For the nine level inverter, new topology,- gives harmonics content that is much larger than tolerance limit, which is specified by IEEE standards, for industrial application. This paper presents the performance characteristics of new topology with SVM (Space Vector Modulation) using MATLAB Simulink platform. Simulation results show that THD can be reduced to the level that is admissible for both domestic and industrial applications.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] DESIGN OF NEW SYMMETRICAL NINE LEVEL INVERTER WITH REDUCED NUMBER OF SWITCHES
    Thiyagarajan, Venkatraman
    Somasundaram, Periasamy
    [J]. REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2018, 63 (02): : 196 - 201
  • [2] Fuzzy Logic Controller for Nine Level Multi-Level Inverter with Reduced Number of Switches
    Madhav, Leela K.
    Babu, Challa
    Ponnambalam, P.
    Mahapatra, Ashutos
    [J]. 2017 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2017,
  • [3] A Single Phase Nine Level Inverter with Reduced Switches
    Nagalakshmi, N.
    Babu, U. Ramesh
    ali, Syed Munvar
    Sudheer, K.
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 1483 - 1489
  • [4] A Novel Seven Level Inverter with Reduced Number Of Switches
    Varna, Megha S.
    Jose, Jenson
    [J]. PROCEEDINGS OF THE 2014 IEEE 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES), 2014, : 294 - 299
  • [5] Implementation of 21 Level Multilevel Inverter with Reduced Switches
    Jayakumar, V.
    Kumar, S. Aravind
    Anushiya, C.
    Gowtham, J. K.
    Kumar, S. Dharun
    [J]. 2023 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS, ICEES, 2023, : 101 - 106
  • [6] Performance Investigation of Sub Multilevel Inverter with Reduced Number of Switches
    Sowjanya, Thaticharla
    Veerendranath, K.
    [J]. 2018 NATIONAL POWER ENGINEERING CONFERENCE (NPEC), 2018,
  • [7] Multilevel inverter with reduced number of switches
    Koshti, Amol K.
    Thorat, A. R.
    Bhattar, P. C. Tejasvi. L.
    [J]. PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT ,POWER AND COMPUTING TECHNOLOGIES (ICCPCT), 2017,
  • [8] An Asymmetrical 19-Level Inverter with a Reduced Number of Switches and Capacitors
    Sagvand, Farzad
    Siahbalaee, Jafar
    Koochaki, Amangaldi
    [J]. ELECTRONICS, 2023, 12 (02)
  • [9] New Multi-level Inverter Topology with Reduced Number of Switches
    Singh, Varsha
    Babu, Gubbala V. V. Rajendra
    Singh, V. P.
    [J]. 2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 1, 2017, : 462 - 467
  • [10] A New Seven Level Symmetric Inverter with Reduced Number of Switches and DC Sources
    Balamurugan, M.
    Prakash, Gnana M.
    Umashankar, S.
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,