Implementation of SVM to Improve the Performance of A Nine Level Inverter with Reduced Number of Switches

被引:0
|
作者
Sarath, C. [1 ]
Antony, Arun [1 ]
机构
[1] Mahatma Gandhi Univ Kottayam, ASTET Kalady, EEE Dept, Kottayam, Kerala, India
关键词
Multilevel Inverter; THD; SPII7M; Space Vector Modulation;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Recently multilevel inverters (MLIs) got wide popularity as it gives much similarity in the output voltage waveform of that of ideal inverter. Many topologies are existed for MIAs. A new topology that gives better performance in reduction of switch count is also there in the field of MLIs. This new topology uses Sinusoidal Pulse Width Modulation (SPWM) as the control strategy. Even though it gives better results over the other existing topologies, it suffers some problems especially in the case of TIID (Total Harmonic Distortion). For the nine level inverter, new topology,- gives harmonics content that is much larger than tolerance limit, which is specified by IEEE standards, for industrial application. This paper presents the performance characteristics of new topology with SVM (Space Vector Modulation) using MATLAB Simulink platform. Simulation results show that THD can be reduced to the level that is admissible for both domestic and industrial applications.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Analysis of a Multilevel Inverter Topology with Reduced Number of Switches
    Karaca, Hulusi
    [J]. TRANSACTIONS ON ENGINEERING TECHNOLOGIES: SPECIAL ISSUE OF THE WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE 2013, 2014, : 41 - 54
  • [32] Harmonic elimination of a fifteen-level inverter with reduced number of switches using genetic algorithm
    Joshi, Yogesh
    Letha, Shimi Sudha
    Bakhsh, Farhad Ilahi
    Jaat, Gopal Lal
    Tilak, Suyash
    [J]. IET POWER ELECTRONICS, 2023,
  • [33] Single phase five-level inverter topology with reduced number of switches for PV application
    Selvakumar, K.
    Patel, Parth Dineshkumar
    [J]. MATERIALS TODAY-PROCEEDINGS, 2021, 45 : 2730 - 2736
  • [34] Experimental Validation of a Seven Level Inverter with Reduced Number of Switches Using Harmony Search Technique
    Chabni, Faycal
    Taleb, Rachid
    Benbouali, Abderrahmen
    Bouyakoub, Ismail
    Derrouazin, Ahmed
    [J]. RENEWABLE ENERGY FOR SMART AND SUSTAINABLE CITIES: ARTIFICIAL INTELLIGENCE IN RENEWABLE ENERGETIC SYSTEMS, 2019, 62 : 413 - 420
  • [35] Novel 21-level Reduced Switches Inverter
    Das, Madan Kumar
    Mishra, Sukumar
    Jana, Kartick Chandra
    [J]. 2022 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS, PEDES, 2022,
  • [36] ASYMMETRICAL VOLTAGE SOURCE BASED THREE-PHASE NINE-LEVEL INVERTER WITH REDUCED POWER SWITCHES
    Selvaperumal, M.
    Kirubakaran, D.
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 : 144 - 156
  • [37] Multilevel Single Phase Isolated Inverter with Reduced Number of Switches
    Verdugo, Cristian
    Candela, Jose I.
    Elsaharty, Mohamed A.
    Rodriguez, Pedro
    [J]. 2018 7TH INTERNATIONAL CONFERENCE ON RENEWABLE ENERGY RESEARCH AND APPLICATIONS (ICRERA), 2018, : 1202 - 1208
  • [38] A Novel Cascaded Asymmetrical Multilevel Inverter With Reduced Number of Switches
    Boora, Kamaldeep
    Kumar, Jagdish
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2019, 55 (06) : 7389 - 7399
  • [39] Cascaded multilevel inverter with regeneration capability and reduced number of switches
    Lezana, Pablo
    Rodriguez, Jose
    Oyarzun, Diego A.
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (03) : 1059 - 1066
  • [40] Simulation Analysis of New Multilevel Inverter with Reduced Number of Switches
    Dhivakar, K.
    Thiyagarajan, V
    [J]. 2018 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES), 2018, : 443 - 448