Design of an offset-tolerant voltage sense amplifier bit-line sensing circuit for SRAM memories

被引:4
|
作者
Licciardo, G. D. [1 ]
Cappetta, C. [1 ]
Di Benedetto, L. [1 ]
Rubino, A. [1 ]
机构
[1] Univ Salerno, Dept Ind Engn DIIn, Via Giovanni Paolo 2,132, Salerno, Italy
关键词
Timing circuits - Electric inverters - Integrated circuit design - Feedback amplifiers - Light amplifiers;
D O I
10.1049/el.2016.1976
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of a new bit-line sensing scheme of SRAM memories is presented, which combines offset cancellation and compensation solutions. FCMOS inverters, brought to operate in their maximum gain region, are used to compensate the systematic offset of the sense amplifier and reduce the sensing delay. Systematic offset of the inverter amplifiers is cancelled by means of equalising feedback connections. A simulation analysis in Cadence environment and TSMC PDK demonstrates the very good potential of the proposed solution when it is compared with the recent and the established literature.
引用
收藏
页码:1372 / 1373
页数:2
相关论文
共 50 条
  • [41] Design of replica bit line control circuit to optimize power for SRAM
    汪鹏君
    周可基
    张会红
    龚道辉
    Journal of Semiconductors, 2016, (12) : 74 - 79
  • [42] Design of replica bit line control circuit to optimize power for SRAM
    Wang Pengjun
    Zhou Keji
    Zhang Huihong
    Gong Daohui
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (12)
  • [43] Design of replica bit line control circuit to optimize power for SRAM
    汪鹏君
    周可基
    张会红
    龚道辉
    Journal of Semiconductors, 2016, 37 (12) : 74 - 79
  • [44] A sensing circuit for single-ended read-ports of SRAM cells with bit-line power reduction and access-time enhancement
    Heselhaus, T.
    Noll, T. G.
    ADVANCES IN RADIO SCIENCE, 2011, 9 : 247 - 253
  • [45] Pentavariate Vmin Analysis of a Subthreshold 10T SRAM Bit Cell With Variation Tolerant Write and Divided Bit-Line Read
    Gupta, Shourya
    Gupta, Kirti
    Pandey, Neeta
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3326 - 3337
  • [46] Dynamic Read Current Sensing With Amplified Bit-Line Voltage for STT-MRAMs
    Ali, Mustafa F.
    Andrawis, Robert
    Roy, Kaushik
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (03) : 551 - 555
  • [47] A Low-Voltage SRAM Sense Amplifier With Offset Cancelling Using Digitized Multiple Body Biasing
    Liu, Bingyan
    Cai, Jiangzheng
    Yuan, Jia
    Hei, Yong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (04) : 442 - 446
  • [48] An 18 mV Offset, 193 ps Sensing Delay, and Low Static Current Sense Amplifier for SRAM
    Dutta, Pallab Pran
    Mohan, Arun B.
    Mondal, Saroj
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [49] Hybrid Latch-Type Offset Tolerant Sense Amplifier for Low-Voltage SRAMs
    Patel, Dhruv
    Neale, Adam
    Wright, Derek
    Sachdev, Manoj
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (07) : 2519 - 2532
  • [50] Low-voltage DRAM sensing scheme with offset-cancellation sense amplifier
    Hong, S
    Kim, E
    Wee, JK
    Lee, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (10) : 1356 - 1360