Design of an offset-tolerant voltage sense amplifier bit-line sensing circuit for SRAM memories

被引:4
|
作者
Licciardo, G. D. [1 ]
Cappetta, C. [1 ]
Di Benedetto, L. [1 ]
Rubino, A. [1 ]
机构
[1] Univ Salerno, Dept Ind Engn DIIn, Via Giovanni Paolo 2,132, Salerno, Italy
关键词
Timing circuits - Electric inverters - Integrated circuit design - Feedback amplifiers - Light amplifiers;
D O I
10.1049/el.2016.1976
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of a new bit-line sensing scheme of SRAM memories is presented, which combines offset cancellation and compensation solutions. FCMOS inverters, brought to operate in their maximum gain region, are used to compensate the systematic offset of the sense amplifier and reduce the sensing delay. Systematic offset of the inverter amplifiers is cancelled by means of equalising feedback connections. A simulation analysis in Cadence environment and TSMC PDK demonstrates the very good potential of the proposed solution when it is compared with the recent and the established literature.
引用
下载
收藏
页码:1372 / 1373
页数:2
相关论文
共 50 条
  • [31] A CNTFET Based Bit-Line Powered Stable SRAM Design for Low Power Applications
    Sachdeva, Ashish
    Gupta, Lipika
    Sharma, Kulbhushan
    Elangovan, M.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (04)
  • [32] An Offset-Tolerant Dual-Reference-Voltage Sensing Scheme for Deep Submicrometer STT-RAM
    Na, Taehui
    Kim, Jisu
    Song, Byungkyu
    Kim, Jung Pill
    Kang, Seung H.
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (04) : 1361 - 1370
  • [33] A HIGH-SPEED SENSING SCHEME FOR 1T DYNAMIC RAMS UTILIZING THE CLAMPED BIT-LINE SENSE AMPLIFIER
    BLALOCK, TN
    JAEGER, RC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 618 - 625
  • [34] Trip-Point Bit-Line Precharge Sensing Scheme for Single-Ended SRAM
    Jeong, Hanwool
    Kim, Taewon
    Song, Taejoong
    Kim, Gyuhong
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1370 - 1374
  • [35] A HIGH-SPEED SENSING SCHEME FOR 1T DYNAMIC RAMS UTILIZING THE CLAMPED BIT-LINE SENSE AMPLIFIER
    BLALOCK, TN
    JAEGER, RC
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 516 - 523
  • [36] Offset-Compensated Cross-Coupled PFET Bit-Line Conditioning and Selective Negative Bit-Line Write Assist for High-Density Low-Power SRAM
    Jeong, Hanwool
    Kim, Taewon
    Yang, Younghwi
    Song, Taejoong
    Kim, Gyuhong
    Won, Hyo-Sig
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (04) : 1062 - 1070
  • [37] A Low Voltage SRAM Sense Amplifier with Offset Cancelling Using Digitized Multiple Body Biasing
    Liu, Bingyan
    Hei, Yong
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [38] Offset-trimming bit-line sensing scheme for Gigabit-scale DRAM's
    Suh, JW
    Rho, KM
    Park, CK
    Koh, YH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) : 1025 - 1028
  • [39] Design of a sense circuit for low-voltage flash memories
    Tanzawa, T
    Takano, Y
    Taura, T
    Atsumi, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (10) : 1415 - 1421
  • [40] A low leakage substrate bias-assisted technique for low voltage dual bit-line SRAM
    Pandey, Sujata
    Kumar, Saket
    Bhatnagar, Vipul
    Sharma, Richa
    basha, D. Baba
    Dhiman, Preeti
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 102