An approach for four way set associative multilevel CMOS cache memory

被引:0
|
作者
Palsodkar, Prasanna [1 ]
Deshmukh, Amol [2 ]
Bajaj, Preeti [2 ]
Keskar, A. G. [3 ]
机构
[1] GH Raisoni Coll Engn, ETRX Dept, Nagpur, Maharashtra, India
[2] G H Raisoni Coll Engn, ETRX Dept, Nagpur, Maharashtra, India
[3] Visvesvaraya Natl Inst Technol, Nagpur, Maharashtra, India
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The approach for design of four way set associative multilevel CMOS cache memory is discussed here. The cache hierarchy, organization and cache structure has been discussed. Apart from these the two levels i.e. level I & level 2 of cache memory design approach are discussed. The type of cache memory organization to be used is the major part design. The approach for the design of CMOS cache memory uses set associative mapping over the other cache organization as set associative mapping uses several direct-mapped caches which is referred as set. This four way set associative cache memory can be used for VLSI systems in computer and wireless communication systems.
引用
收藏
页码:740 / +
页数:3
相关论文
共 50 条
  • [1] A 1.8-V 64-kb four-way set-associative CMOS cache memory using fast sense amplifier and split dynamic tag comparators
    Hui, S
    Jing, G
    Wang, JJ
    Zhang, QL
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 474 - 477
  • [2] Design of an adjustable-way set-associative cache
    Chen, HC
    Chiang, JS
    [J]. 2001 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 315 - 318
  • [3] Using a way cache to improve performance of set-associative caches
    Nicolaescu, Dan
    Veidenbaum, Alexander
    Nicolau, Alexandru
    [J]. HIGH-PERFORMANCE COMPUTING, 2008, 4759 : 93 - +
  • [4] A cache for an associative memory
    Miranker, WL
    [J]. LINEAR ALGEBRA AND ITS APPLICATIONS, 1997, 251 : 181 - 188
  • [5] Variable-way set associative cache design for embedded system applications
    Aly, RE
    Nallamilli, BR
    Bayoumi, MA
    [J]. Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 1435 - 1438
  • [7] Set associative cache behavior optimization
    Doallo, R
    Fraguela, BB
    Zapata, EL
    [J]. EURO-PAR'99: PARALLEL PROCESSING, 1999, 1685 : 229 - 238
  • [8] An improved approach for set-associative instruction cache partial analysis
    Ballabriga, C.
    Casse, H.
    Sainrat, F.
    [J]. APPLIED COMPUTING 2008, VOLS 1-3, 2008, : 360 - 367
  • [9] Way-lookup buffer for low-power set-associative cache
    Lee, Sungjae
    Kang, Jinku
    Lee, Inhwan
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (23): : 1961 - 1966
  • [10] Applying march tests to k-way set-associative cache memories
    Alpe, Simone
    Di Carlo, Stefano
    Prinetto, Paolo
    Savino, Alessandro
    [J]. PROCEEDINGS OF THE 13TH IEEE EUROPEAN TEST SYMPOSIUM: ETS 2008, 2008, : 77 - 83