An approach for four way set associative multilevel CMOS cache memory

被引:0
|
作者
Palsodkar, Prasanna [1 ]
Deshmukh, Amol [2 ]
Bajaj, Preeti [2 ]
Keskar, A. G. [3 ]
机构
[1] GH Raisoni Coll Engn, ETRX Dept, Nagpur, Maharashtra, India
[2] G H Raisoni Coll Engn, ETRX Dept, Nagpur, Maharashtra, India
[3] Visvesvaraya Natl Inst Technol, Nagpur, Maharashtra, India
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The approach for design of four way set associative multilevel CMOS cache memory is discussed here. The cache hierarchy, organization and cache structure has been discussed. Apart from these the two levels i.e. level I & level 2 of cache memory design approach are discussed. The type of cache memory organization to be used is the major part design. The approach for the design of CMOS cache memory uses set associative mapping over the other cache organization as set associative mapping uses several direct-mapped caches which is referred as set. This four way set associative cache memory can be used for VLSI systems in computer and wireless communication systems.
引用
收藏
页码:740 / +
页数:3
相关论文
共 50 条
  • [31] SET-ASSOCIATIVE CACHE SIMULATION USING GENERALIZED BINOMIAL TREES
    SUGUMAR, RA
    ABRAHAM, SG
    [J]. ACM TRANSACTIONS ON COMPUTER SYSTEMS, 1995, 13 (01): : 32 - 56
  • [32] Way-tracking set-associative caches
    Kang, J.
    Lee, S.
    Lee, I.
    [J]. ELECTRONICS LETTERS, 2010, 46 (22) : 1497 - 1498
  • [33] R-Cache: A Highly Set-Associative In-Package Cache using Memristive Arrays
    Behnam, Payman
    Chowdhury, Arjun Pal
    Bojnordi, Mahdi Nazm
    [J]. 2018 IEEE 36TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2018, : 423 - 430
  • [34] Test set development for cache memory in modern microprocessors
    Al-Ars, Zaid
    Hamdioui, Said
    Gaydadjiev, Georgi
    Vassiliadis, Stamatis
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (06) : 725 - 732
  • [35] Building a Low Latency, Highly Associative DRAM Cache with the Buffered Way Predictor
    Wang, Zhe
    Jimenez, Daniel A.
    Zhang, Tao
    Loh, Gabriel H.
    Xie, Yuan
    [J]. PROCEEDINGS OF 28TH IEEE INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING, (SBAC-PAD 2016), 2016, : 109 - 117
  • [36] A low energy set-associative I-Cache with extended BTB
    Inoue, K
    Moshnyaga, VG
    Murakami, K
    [J]. ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 187 - 192
  • [37] Tolerating Process Variations in Large, Set-Associative Caches: The Buddy Cache
    Koh, Cheng-Kok
    Wong, Weng-Fai
    Chen, Yiran
    Li, Hai
    [J]. ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2009, 6 (02)
  • [38] Performance Drawbacks for Matrix Multiplication using Set Associative Cache in GPU devices
    Djinevski, Leonid
    Arsenovski, Sime
    Ristov, Sasko
    Gusev, Marjan
    [J]. 2013 36TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2013, : 193 - 198
  • [39] Hardware-based IP lookup using n-way set associative memory and LPM comparator
    Yun, SangKyun
    [J]. EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2006, 4017 : 406 - 414
  • [40] Quantum Set Intersection and its Application to Associative Memory
    Salman, Tamer
    Baram, Yoram
    [J]. JOURNAL OF MACHINE LEARNING RESEARCH, 2012, 13 : 3177 - 3206