Low-Power Modified Shift-Add Multiplier Design Using Parallel Prefix Adder

被引:9
|
作者
Pinto, Rohan [1 ]
Shama, Kumara [1 ]
机构
[1] Manipal Acad Higher Educ, Manipal Inst Technol, Manipal 576104, Karnataka, India
关键词
Shift-add multiplier; BZ-FAD; switching activity; parallel prefix adder; Ling adder; WIDTH BOOTH MULTIPLIER;
D O I
10.1142/S0218126619500191
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multipliers are the building blocks of every digital signal processor (DSP). The performance of any digital system is dependent on the adder design and to a large extent on the multiplier block. Area and power dissipation are the major considerations in a multiplier design due to its complexity. In this paper, an efficient multiplier "bypass zero feed multiplicand directly," based on shift-add multiplication, has been proposed for low-power application. As the shift-add multiplication is a repetitive process of addition, the implementation time of an adder is reduced by using the proposed parallel prefix adders designed based on revised Ling equations. The proposed 8-bit, 16-bit and 32-bit multipliers are implemented using 180-nm and 90-nm CMOS technologies. Simulation results reveal that the proposed multiplier is fast and lowers the power by 35% predominantly for a 32-bit multiplier.
引用
收藏
页数:18
相关论文
共 50 条
  • [31] Design of Low Power Digital Multiplier Using Dual Threshold Voltage Adder Module
    Raja, L.
    Prabhu, B. M.
    Thanushkodi, K.
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 1179 - 1186
  • [32] Design of low power, high speed multiplier using optimized PDP full adder
    Kathirvelu, M.
    Manigandan, D.T.
    Journal of Computational Information Systems, 2012, 8 (15): : 6347 - 6356
  • [33] Design and Analysis of FIR Filters Using Low Power Multiplier and Full Adder Cells
    Kiruthika, S.
    Starbino, A. Vimala
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [34] Parallel Prefix Adder Design Using Quantum-dot Cellular Automata
    Escobar, Kim A.
    Ribas, Renato P.
    2013 26TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2013), 2013,
  • [35] Low Power Approximate Multiplier Using Error Tolerant Adder
    Cho, Jaeik
    Kim, Youngmin
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 298 - 299
  • [36] Design of Low Power and High Speed Modified Carry Select Adder for 16 bit Vedic Multiplier
    Prasad, Bhavani Y.
    Chokkakula, Ganesh
    Reddy, Srikanth P.
    Samhitha, N. R.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [37] Number representation optimization for low-power multiplier design
    Huang, ZJ
    Ercegovac, MD
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XII, 2002, 4791 : 345 - 356
  • [38] A new design of a low-power reversible Vedic multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2020, 18 (03)
  • [39] Design and implementation of scalable low-power Montgomery multiplier
    Son, HK
    Oh, SG
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 524 - 531
  • [40] Design of a low-power, high performance, 8x8 bit multiplier using a Shannon-based adder cell
    Senthilpari, C.
    Singh, Ajay Kumar
    Diwakar, K.
    MICROELECTRONICS JOURNAL, 2008, 39 (05) : 812 - 821