Low-Power Modified Shift-Add Multiplier Design Using Parallel Prefix Adder

被引:9
|
作者
Pinto, Rohan [1 ]
Shama, Kumara [1 ]
机构
[1] Manipal Acad Higher Educ, Manipal Inst Technol, Manipal 576104, Karnataka, India
关键词
Shift-add multiplier; BZ-FAD; switching activity; parallel prefix adder; Ling adder; WIDTH BOOTH MULTIPLIER;
D O I
10.1142/S0218126619500191
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multipliers are the building blocks of every digital signal processor (DSP). The performance of any digital system is dependent on the adder design and to a large extent on the multiplier block. Area and power dissipation are the major considerations in a multiplier design due to its complexity. In this paper, an efficient multiplier "bypass zero feed multiplicand directly," based on shift-add multiplication, has been proposed for low-power application. As the shift-add multiplication is a repetitive process of addition, the implementation time of an adder is reduced by using the proposed parallel prefix adders designed based on revised Ling equations. The proposed 8-bit, 16-bit and 32-bit multipliers are implemented using 180-nm and 90-nm CMOS technologies. Simulation results reveal that the proposed multiplier is fast and lowers the power by 35% predominantly for a 32-bit multiplier.
引用
收藏
页数:18
相关论文
共 50 条
  • [41] Design of reconfigurable low-power pipelined array multiplier
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    Chuang, Yuan-Chih
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2277 - 2281
  • [42] Low-Power Multiplier Design with Row and Column Bypassing
    Yan, Jin-Tai
    Chen, Zhi-Wei
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 227 - 230
  • [43] Design of Ultra Low Power Ternary Half Adder and Multiplier for Nanotechnology
    Tabrizchi, Sepehr
    Sharifi, Hojjat
    Sharifi, Fazel
    Navi, Keivan
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (06) : 730 - 737
  • [44] Design of FIR Filter Using Low-Power and High-Speed Carry Select Adder for Low-Power DSP Applications
    Swetha, Siliveri
    Reddy, N. Siva Sankara
    IETE JOURNAL OF RESEARCH, 2023, 70 (04) : 4083 - 4096
  • [45] Design of Low-Power Wallace Tree Multiplier Architecture Using Modular Approach
    Solanki, Vaibhavi
    Darji, A. D.
    Singapuri, Harikrishna
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (09) : 4407 - 4427
  • [46] A low-power adiabatic multiplier based on modified booth algorithm
    Hu, Jianping
    Wang, Ling
    Xu, Tiefeng
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 489 - 492
  • [47] Design of high-performance low-power full adder
    Nehru, K.
    Shanmugam, A.
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2014, 49 (02) : 134 - 140
  • [48] Design of high speed and low power multiplier using dual-mode square adder
    Lakshmi, B. Jaya
    Reddy, R. Ramana
    Darimireddy, Naresh K.
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2023, 12 (04) : 167 - 177
  • [49] Design of Low-Power Wallace Tree Multiplier Architecture Using Modular Approach
    Vaibhavi Solanki
    A. D. Darji
    Harikrishna Singapuri
    Circuits, Systems, and Signal Processing, 2021, 40 : 4407 - 4427
  • [50] Design of Low Area and Low Power Systolic Serial Parallel Multiplier using CNTFETs
    Kumar, Dheeraj K. B.
    Reddy, Lakshmi BhanuPrakash
    Pudi, Vikramkumar
    Bodapati, Srinivasu
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 139 - 142