An Efficient VLSI Architecture for a Serial Divider

被引:0
|
作者
Mishra, Ruby [1 ]
机构
[1] KIIT Univ, Sch Elect, Bhubaneswar, Orissa, India
关键词
Restoring; Non-restoring; Serial divider; SRT division; Digit recurrence;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Processors play a very crucial role in every digital systems. The major blocks include the arithmetic logic units where arithmetic divider modules are frequently required for digital signal and image processing applications. SOC designers have to focus on the design of these dividers to increase the performance, accuracy and functionality of the processors. The division operation completes after several clock cycles which is more as compared to other modules in the arithmetic logic unit. This paper describes the architecture of an arithmetic serial divider. The divider circuit is designed using an adder/subtractor cell and non-restoring algorithm is used to the evaluate the result. CADENCE 90nm technology library is used for designing the architecture of the divider module.
引用
收藏
页码:482 / 486
页数:5
相关论文
共 50 条
  • [31] A Modified Redundant Binary Adder for Efficient VLSI Architecture
    Prusty, Ekta
    Barik, Ranjan Kumar
    Pradhan, Manoranjan
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 57 - 61
  • [32] VLSI implementation of an efficient MBIST architecture using RLFSR
    Nisha O.S.
    Siva Sankar K.
    International Journal of Systems, Control and Communications, 2020, 11 (03) : 288 - 304
  • [33] Efficient VLSI architecture of CAVLC decoder with power optimized
    陈光化
    胡登基
    张金艺
    郑伟峰
    曾为民
    Journal of Shanghai University(English Edition), 2009, 13 (06) : 462 - 465
  • [34] An efficient VLSI architecture for CBAC of AVS HDTV decoder
    Zheng, Junhao
    Gao, Wen
    Wu, David
    Xie, Don
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2009, 24 (04) : 324 - 332
  • [35] Efficient VLSI architecture of CAVLC decoder with power optimized
    陈光化
    胡登基
    张金艺
    郑伟峰
    曾为民
    Advances in Manufacturing, 2009, (06) : 462 - 465
  • [36] Efficient VLSI Architecture of JPEG2000 Encoder
    Guo, Jie
    Li, Yunsong
    Liu, Kai
    Lei, Jie
    Wu, Chengke
    2013 6TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), VOLS 1-3, 2013, : 192 - 197
  • [37] EFFICIENT VLSI ARCHITECTURE FOR LOSSLESS DATA-COMPRESSION
    KIM, YJ
    KIM, KS
    CHOI, KY
    ELECTRONICS LETTERS, 1995, 31 (13) : 1053 - 1054
  • [38] Energy efficient VLSI architecture for linear turbo equalizer
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 39 (1-2): : 49 - 62
  • [39] An efficient interpolation filter VLSI architecture for HEVC standard
    Wei Zhou
    Xin Zhou
    Xiaocong Lian
    Zhenyu Liu
    Xiaoxiang Liu
    EURASIP Journal on Advances in Signal Processing, 2015
  • [40] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC STANDARD
    Lian, Xiaocong
    Zhou, Wei
    Duan, Zhemin
    Li, Rong
    2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 384 - 388